# **MPQ4418A** 0.6A, 36V, High-Efficiency, Low-R<sub>DS(ON)</sub>, Synchronous Step-Down Converter, AEC-Q100 Qualified #### DESCRIPTION The MPQ4418A is a high-efficiency, synchronous, rectified, switch-mode, step-down converter with built-in internal power MOSFETs. It can achieve up to 0.6A of continuous output current (I<sub>OUT</sub>) across a wide input voltage (V<sub>IN</sub>) range (4V to 36V), with excellent load and line regulation. Synchronous mode offers high efficiency across the entire $I_{\text{OUT}}$ range. Current control mode provides fast transient response and improves loop stabilization. Full protection features include over-current protection (OCP) and thermal shutdown. The MPQ4418A offers a compact solution that requires a minimal number of readily available, standard, external components, and is available in a small TSOT23-8 package. #### **FEATURES** - Wide 4V to 36V Operating Input Voltage (V<sub>IN</sub>) Range - Configurable Output Voltage (V<sub>OUT</sub>) from 0.8V - Internal Low-R<sub>DS(ON)</sub> 90mΩ High-Side MOSFET (HS-FET) and 55mΩ Low-Side MOSFET (LS-FET) - High-Efficiency Synchronous Mode Operation - 410kHz Default Switching Frequency (f<sub>SW</sub>) - 200kHz to 2.2MHz Synchronized External Clock - High Duty Cycle for Automotive Cold Crank - Forced Continuous Conduction Mode (FCCM) - Internal Soft Start (SS) - Power Good (PG) - Over-Current Protection (OCP) with Hiccup Mode - Thermal Shutdown - Available in a TSOT23-8 Package - Available in AEC-Q100 Grade 1 #### **APPLICATIONS** - Automotive - Industrial Control Systems - Distributed Power Systems All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. #### TYPICAL APPLICATION #### Efficiency vs. Load Current ### **ORDERING INFORMATION** | Part Number* | Package | Top Marking | MSL Rating** | |-----------------|----------|-------------|--------------| | MPQ4418AGJ-AEC1 | TSOT23-8 | See Below | 1 | \* For Tape & Reel, add suffix -Z (e.g. MPQ4418AGJ-AEC1-Z). \*\* Moisture Sensitivity Level Rating #### **TOP MARKING** # BVMY BVM: Product code Y: Year code #### **PACKAGE REFERENCE** #### PIN FUNCTIONS | Pin# | Name | Description | |------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PG | <b>Power good (PG) output.</b> The PG pin is an open-drain output. If the output voltage (V <sub>OUT</sub> ) exceeds 90% of the nominal voltage, this pin is pulled high. | | 2 | IN | <b>Supply voltage.</b> The MPQ4418A operates from a 4V to 36V input rail. An input capacitor (C1) is required to decouple the input rail. To minimize switching spikes, connect C1 to GND to decouple the input rail. Place C1 as close to IN as possible. | | 3 | SW | Switch output. The SW pin is the internal power switch's output. | | 4 | GND | Reference system ground. The GND pin is critical to successful PCB layout. GND is the reference ground of the regulated $V_{\text{OUT}}$ ; connect the GND pin to system ground using copper traces and vias. | | 5 | BST | <b>Bootstrap.</b> Connect a capacitor between SW and BST to form a floating supply across the high-side MOSFET (HS-FET) driver. To reduce SW voltage spikes, it is recommended to place a $20\Omega$ resistor between SW and BST. | | 6 | EN/SYNC | <b>Enable/synchronous.</b> To turn on the MPQ4418A, pull the EN/SYNC pin high. To configure the switching frequency (fsw), apply an external clock to EN/SYNC. | | 7 | VCC | <b>Bias supply.</b> Decouple VCC with a $0.1\mu F$ to $0.22\mu F$ capacitor, which must not exceed $0.22\mu F$ . | | 8 | FB | <b>Feedback.</b> To set V <sub>OUT</sub> , connect FB to the tap of an external resistor divider between the output and GND. When the FB voltage (V <sub>FB</sub> ) drops below 660mV, the frequency foldback comparator decreases the oscillator frequency to prevent current limit runaway during a short-circuit fault. | # **ABSOLUTE MAXIMUM RATINGS (1)** | Continuous supply voltage (V <sub>IN</sub> ) | | |----------------------------------------------|------------------------------------------| | | 0.3V to +40V | | Switch voltage (V <sub>SW</sub> ) | 0.3V to +41V | | BST voltage (V <sub>BST</sub> ) | V <sub>SW</sub> + 6V | | All other pins | 0.3V to +6V (2) | | Continuous power dissipation (7 | $\Gamma_{A} = 25^{\circ}\text{C})^{(3)}$ | | TSOT23-8 | 1.25W | | Junction temperature | 150°C | | Lead temperature | 260°C | | Storage temperature | -65°C to +150°C | | | | #### ESD Ratings | Human body model (HBM) | ±2000V | |--------------------------|---------| | Charged device model (CD | M)±750V | #### **Recommended Operating Conditions** Continuous supply voltage ( $V_{IN}$ )............4V to 36V Output voltage ( $V_{OUT}$ ).................0.8V to 0.9 x $V_{IN}$ Operating junction temp ( $T_J$ )....-40°C to +125°C | Thermal Resistance (4) | $oldsymbol{ heta}_{JA}$ | $oldsymbol{ heta}$ JC | | |------------------------|-------------------------|-----------------------|------| | TSOT23-8 | 100 | 55 | °C/W | #### Notes: - Absolute maximum ratings are rated under room temperature, unless otherwise noted. Exceeding these ratings may damage the device. - For details on the EN pin's absolute maximum rating, see the Enable/Synchronous (EN/SYNC) Control section on page 11. - 3) The maximum allowable power dissipation is a function of the maximum junction temperature $\mathsf{T}_\mathsf{J}$ (MAX), the junction-to-ambient thermal resistance $\theta_\mathsf{JA}$ , and the ambient temperature $\mathsf{T}_\mathsf{A}.$ The maximum allowable continuous power dissipation at any ambient temperature is calculated by $\mathsf{P}_\mathsf{D}$ (MAX) = ( $\mathsf{T}_\mathsf{J}$ (MAX) $\mathsf{T}_\mathsf{A}$ ) / $\theta_\mathsf{JA}.$ Exceeding the maximum allowable power dissipation can cause excessive die temperature, which may cause the device to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - 4) Measured on JESD51-7, 4-layer PCB. The values given in this table are only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application. # **ELECTRICAL CHARACTERISTICS** $V_{IN}$ = 12V, $T_J$ = -40°C to +125°C, typical values are at $T_J$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------------------------------|------------------------------|----------------------------------------------------------|------|------|------|-------| | Shutdown supply current | I <sub>SHDN</sub> | $V_{EN} = 0V$ | | | 8 | μA | | Quiescent supply current | lα | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 1V, no switching | | 0.6 | 0.8 | mA | | High-side (HS) on resistance | R <sub>ON_HS</sub> | V <sub>BST_SW</sub> = 5V | | 90 | 155 | mΩ | | Low-side (LS) on resistance | Ron_ls | Vcc = 5V | | 55 | 105 | mΩ | | Switch leakage | I <sub>LKG_SW</sub> | V <sub>EN</sub> = 0V, V <sub>SW</sub> = 12V | | | 1 | μA | | Current limit | ILIMIT | <40% duty cycle | 1.3 | 1.7 | 2.1 | Α | | Oscillator frequency | f <sub>SW</sub> | $V_{FB} = 750 \text{mV}$ | 320 | 410 | 500 | kHz | | Foldback frequency | f <sub>FB</sub> | V <sub>FB</sub> < 400mV | 70 | 100 | 130 | kHz | | Maximum duty cycle | D <sub>MAX</sub> | V <sub>FB</sub> = 750mV, 410kHz | 92 | 95 | | % | | Minimum on time (5) | ton_min | | | 70 | | ns | | SYNC frequency range | f <sub>SYNC</sub> | | 0.2 | | 2.4 | MHz | | Facility of (FD) | .,, | T <sub>J</sub> = 25°C | 780 | 792 | 804 | | | Feedback (FB) voltage | V <sub>FB</sub> | | 776 | | 808 | - mV | | FB current | I <sub>FB</sub> | $V_{FB} = 820 \text{mV}$ | | 10 | 100 | nA | | Enable (EN) rising threshold | V <sub>EN_RISING</sub> | | 1.15 | 1.4 | 1.65 | V | | EN falling threshold | V <sub>EN_</sub> FALLING | | 1.05 | 1.25 | 1.45 | V | | EN threshold hysteresis | V <sub>EN_HYS</sub> | | | 150 | | mV | | ENL: | | V <sub>EN</sub> = 2V | | 4 | 6 | μA | | EN input current | I <sub>EN</sub> | V <sub>EN</sub> = 0V | | 0 | 0.2 | μA | | V <sub>IN</sub> under-voltage lockout (UVLO) rising threshold | VIN_UVLO_RISING | | 3.3 | 3.5 | 3.7 | V | | V <sub>IN</sub> UVLO falling threshold | V <sub>IN_UVLO_FALLING</sub> | | 3.1 | 3.3 | 3.5 | V | | V <sub>IN</sub> UVLO threshold hysteresis | VIN_UVLO_HYS | | | 200 | | mV | | VCC regulator | Vcc | I <sub>CC</sub> = 0mA | 4.6 | 4.9 | 5.2 | V | | VCC load regulation | | Icc = 5mA | | 1.5 | 4 | % | | Soft-start time | tss | V <sub>ОUТ</sub> from 10% to 90% | 0.55 | 1.45 | 2.45 | ms | | Thermal shutdown (5) | | | 150 | 170 | | °C | | Thermal hysteresis (5) | | | | 30 | | °C | | Power good (PG) rising threshold | PG <sub>VTH_RISING</sub> | As a percentage of V <sub>FB</sub> | 86 | 90 | 94 | % | | PG falling threshold | PGvth_falling | As a percentage of V <sub>FB</sub> | 80 | 84 | 88 | % | | PG threshold hysteresis | PG <sub>VTH_HYS</sub> | As a percentage of V <sub>FB</sub> | | 6 | | % | | PG rising deglitch time | tpg_rising | | 40 | 90 | 160 | μs | | PG falling deglitch time | tpg_falling | | 30 | 55 | 95 | μs | | PG sink current | $V_{PG}$ | Sink 4mA | | 0.1 | 0.3 | V | | PG leakage current | I <sub>LKG_PG</sub> | | | 10 | 100 | nA | #### Note: 5) Guaranteed by design. Not tested in production. #### TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, L = 10 $\mu$ H, $R_{BST}$ = 20 $\Omega$ , $T_A$ = 25°C, unless otherwise noted. 20 25 INPUT VOLTAGE (V) 35 40 **Line Regulation** 5 10 15 #### **Load Regulation** 0.15 LOAD REGULATION (%) 0.1 0.05 0 -0.05 Vin=12V Vin=24V -0.1 Vin=36V -0.15 0 0.1 0.2 0.3 0.5 LOAD CURRENT (A) $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, L = 10 $\mu$ H, $R_{BST}$ = 20 $\Omega$ , $T_A$ = 25°C, unless otherwise noted. $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, L = 10 $\mu$ H, $R_{BST}$ = 20 $\Omega$ , $T_A$ = 25°C, unless otherwise noted. $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, L = 10 $\mu$ H, $R_{BST}$ = 20 $\Omega$ , $T_A$ = 25°C, unless otherwise noted. 8 $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, L = 10 $\mu$ H, $R_{BST}$ = 20 $\Omega$ , $T_A$ = 25°C, unless otherwise noted. # **Cold Crank** $V_{OUT} = 3.3V$ , $I_{OUT} = 0.6A$ **7**V 12V 4V CH3: V<sub>IN</sub> CH2: Vout CH4: IL CH1: V<sub>SW</sub> MM 100ms A Ch4 ✓ 840m © 2021 MPS. All Rights Reserved. # **FUNCTIONAL BLOCK DIAGRAM** **Figure 1: Functional Block Diagram** #### **OPERATION** The MPQ4418A is a high-efficiency, synchronous, rectified, switch-mode, step-down converter with built-in internal power MOSFETs. The MPQ4418A offers a compact solution that achieves up to 0.6A of continuous output current (I<sub>OUT</sub>) across a wide 4V to 36V input voltage (V<sub>IN</sub>) range, with excellent load and line regulation. To regulate the output voltage ( $V_{\text{OUT}}$ ), the MPQ4418A operates in fixed-frequency, peak current control mode. An internal clock initiates the pulse-width modulation (PWM) cycle. If the high-side power MOSFET (HS-FET) turns on, it remains on until the current reaches the value set by the COMP voltage ( $V_{\text{COMP}}$ ). If the HS-FET turns off, it remains off until the next clock cycle begins. If the current in the HS-FET does not reach the set $V_{\text{COMP}}$ value within 95% of one PWM period, the HS-FET is forced to turn off. #### **Internal Regulator** A 5V internal regulator powers most of the internal circuitry. The regulator takes $V_{\text{IN}}$ and operates in the full $V_{\text{IN}}$ range. When $V_{\text{IN}}$ exceeds 5V, the regulator's output operates in full regulation. When $V_{\text{IN}}$ drops below 5V, the output decreases to match $V_{\text{IN}}$ . It is recommended to use a $0.1\mu\text{F}$ ceramic capacitor to decouple VCC. #### **Error Amplifier (EA)** The error amplifier (EA) compares the FB voltage ( $V_{FB}$ ) to the 0.8V internal reference voltage ( $V_{REF}$ ), then outputs $V_{COMP}$ to control the MOSFET current. This optimized internal compensation network minimizes the need for multiple external components and simplifies control loop design. #### **Enable/Synchronous (EN/SYNC) Control** EN/SYNC is a digital control pin that turns the regulator on and off. Pull EN/SYNC high to turn the regulator on; pull it low to turn the regulator off. Place a $500k\Omega$ internal resistor from EN/SYNC to GND to float EN/SYNC, which turns off the device. EN/SYNC is clamped internally by a 6.5V series Zener diode (see Figure 2). Connect the EN/SYNC input to any $V_{IN}$ source via a pull-up resistor. The pull-up resistor limits EN/SYNC's input current to 150µA. Figure 2: 6.5V Zener Diode For example, if 12V is connected to $V_{IN}$ , then $R_{PULLUP} \ge (12V - 6.5V) / 150 \mu A = 36.7 k \Omega$ . To directly connect EN/SYNC to a voltage source without a pull-up resistor, the voltage amplitude must be limited to ≤6V to prevent damage to the Zener diode. To use the synchronous function, connect a 200kHz to 2.2MHz external clock to EN/SYNC. The external clock must be connected for a minimum of 2ms after $V_{\text{OUT}}$ is set. If the external clock is connected, the internal clock's rising edge is synchronized to the external clock's rising edge. The external clock's pulse width signal must be below 1.7 $\mu$ s. #### **Under-Voltage Lockout (UVLO)** Under-voltage lockout (UVLO) protects the device from operating at an insufficient supply voltage. The UVLO comparator monitors the internal regulator's $V_{\text{OUT}}$ . The UVLO rising threshold is about 3.5V, and the UVLO falling threshold is 3.3V. #### Internal Soft Start (SS) Soft start (SS) prevents the converter's $V_{OUT}$ from overshooting during start-up. When the device starts up, the internal circuitry generates a soft-start voltage ( $V_{SS}$ ) that ramps up from 0V to 1.2V. When $V_{SS}$ drops below $V_{REF}$ , $V_{SS}$ overrides $V_{REF}$ , and the EA then uses $V_{SS}$ as its reference. When $V_{SS}$ exceeds $V_{REF}$ , the EA uses $V_{REF}$ as its reference. The soft-start time ( $t_{SS}$ ) is internally set to 1.5ms. # Over-Current Protection (OCP) with Hiccup Mode The MPQ4418A provides cycle-by-cycle over-current protection (OCP) when the inductor's peak current exceeds the current-limit threshold. If $V_{\text{FB}}$ drops below the UVLO threshold (typically 84% below $V_{\text{REF}}$ ), the MPQ4418A enters hiccup mode and periodically restarts the part. OCP is useful when the output is dead-shorted to GND. Reducing the average short-circuit current protects the regulator and reduces thermal issues. Once the over-current (OC) condition is removed, the MPQ4418A exits hiccup mode and resumes normal operation. #### Thermal Shutdown Thermal shutdown prevents the device from operating at exceedingly high temperatures. If the silicon die temperature exceeds 170°C, the MPQ4418A shuts down. Once the temperature drops below the low threshold (typically 140°C), the device starts up again and resumes normal operation. # Floating Driver and Bootstrap (BST) Charging An external bootstrap (BST) capacitor ( $C_{\text{BST}}$ ) powers the floating MOSFET driver. A dedicated internal regulator charges and regulates the $C_{\text{BST}}$ voltage at 5V. If the voltage between the BST and SW nodes drops below the regulation voltage, a P-channel MOSFET pass transistor connected from VIN to BST turns on. The charging current path is from VIN to BST to SW. The external circuit should provide enough voltage headroom to facilitate charging. As long as $V_{IN}$ significantly exceeds $V_{SW}$ , $C_{BST}$ remains charged. If the HS-FET is on, $V_{IN}$ should be approximately equal to $V_{SW}$ . In this scenario, $C_{BST}$ does not charge. If the LS-FET is on, then $V_{IN}$ - $V_{SW}$ reaches its fast charging maximum (see Figure 3). Figure 3: BST Charging Path (LS-FET On) When the HS-FET and LS-FET are both off, $V_{SW}$ should be equal to $V_{OUT}$ , and the difference between $V_{IN}$ and $V_{OUT}$ charges $C_{BST}$ (see Figure 4). Figure 4: BST Charging Path (HS-FET and LS-FET Off) The floating driver has its own UVLO protection: a 2.2V rising threshold and 150mV hysteresis. It is recommended to place a $20\Omega$ resistor between SW and $C_{\text{BST}}$ to reduce SW voltage spikes. #### Start-Up and Shutdown If both $V_{\text{IN}}$ and EN/SYNC exceed their respective thresholds, the MPQ4418A starts up. The reference block turns on first, and generates a stable $V_{\text{REF}}$ and current. Subsequently, the internal regulator turns on and provides a stable supply for the remaining circuitries. Three events can shut down the device: pulling EN/SYNC low, pulling VIN low, and thermal shutdown. During the shutdown procedure, the signaling path is blocked to avoid any fault triggering. $V_{\text{COMP}}$ and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command. #### Power Good (PG) The MPQ4418A has a power good (PG) opendrain output. PG should be connected to VCC or another voltage source through a resistor (e.g. $100k\Omega$ ). In the presence of $V_{IN}$ , the MOSFET turns on and PG is pulled low before SS is ready. When $V_{FB}$ reaches 90% of $V_{REF}$ , there is a delay (about 90µs), and then PG is pulled high. When $V_{FB}$ drops to 84% of $V_{REF}$ , PG is pulled low. If thermal shutdown occurs or if EN/SYNC is pulled low, then PG is also pulled low. #### APPLICATION INFORMATION #### Setting the Output Voltage (Vout) The external resistor divider sets $V_{OUT}$ (see the Typical Application Circuit section on page 16). The feedback (FB) resistor (R1) also sets the FB loop bandwidth via the internal compensation capacitor. Set R1 at about $40k\Omega$ . R2 can then be calculated using Equation (1): $$R2 = \frac{R1}{\frac{V_{OUT}}{0.792V} - 1}$$ (1) If $V_{OUT}$ is low, it is recommended to use a T-type network (see Figure 5). Figure 5: T-Type Network Add $R_T$ to R1 to set the loop bandwidth. The higher the $R_T$ + R1 value, the lower the loop bandwidth. To ensure loop stability, limit the loop bandwidth to 40kHz (based on the 410kHz default $f_{SW}$ ). Table 1 shows the recommended T-type resistor values for common $V_{OUT}$ values. Table 1: Recommended Resistor Values for Common Vout Values | V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) | RT (kΩ) | |----------------------|-----------|-----------|----------| | 3.3 | 41.2 (1%) | 13 (1%) | 100 (1%) | | 5 | 41.2 (1%) | 7.68 (1%) | 100 (1%) | #### Selecting the Inductor Use a $1\mu H$ to $10\mu H$ inductor with a DC current rating that exceeds the maximum load current by at least 25%. For the highest efficiency, use an inductor with a small DC resistance. For most designs, the inductance ( $L_1$ ) can be calculated using Equation (2): $$L_{1} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{I} \times f_{OSC}}$$ (2) Where $\Delta I_{\perp}$ is the inductor ripple current. Set the inductor ripple current to be about 30% of the maximum load current. The maximum inductor peak current ( $I_{L(MAX)}$ ) can be calculated using Equation (3): $$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_L}{2}$$ (3) Use a larger inductor for improved efficiency under light-load conditions (below 100mA). #### Input Voltage (VIN) UVLO Setting The MPQ4418A has an internal, fixed UVLO threshold. The UVLO rising threshold is 3.5V, and the UVLO falling threshold is about 3.3V. For applications that require a higher UVLO level, place an external resistor divider between EN/SYNC and IN to achieve a higher equivalent UVLO threshold (see Figure 6). Figure 6: Configurable UVLO with EN/SYNC Divider The UVLO rising threshold can be calculated using Equation (4): $$V_{\text{IN\_UVLO\_RISING}} = \left(1 + \frac{R5}{500 \text{k}\Omega//R6}\right) \times V_{\text{EN\_RISING}} \quad (4)$$ Where $V_{EN\ RISING}$ is 1.4V. The UVLO falling threshold can be calculated using Equation (5): $$V_{IN\_UVLO\_FALLING} = (1 + \frac{R5}{500k\Omega//R6}) \times V_{EN\_FALLING}$$ (5) Where $V_{EN\ FALLING}$ is 1.25V. Ensure that R5 is large enough to limit the current flowing into EN/SYNC, which is below 150µA. #### Selecting the Input Capacitor The step-down converter has a discontinuous input current, and requires a capacitor to supply AC current to the converter while also maintaining the DC input voltage. It is recommended to use ceramic capacitors with X5R or X7R dielectrics due to their low ESR and small temperature coefficients. For most applications, a $22\mu\text{F}$ ceramic capacitor is sufficient to maintain the DC input voltage. Use another, lower-value capacitor (e.g. $0.1\mu\text{F}$ ) with a small package size (0603) to absorb high-frequency switching noise. Place the smaller capacitor as close to IN and GND as possible (see the PCB Layout Guidelines section on page 15). An adequate ripple current rating is required because the input capacitor (C1) absorbs the input switching current. The RMS current in C1 ( $I_{C1}$ ) can be estimated using Equation (6): $$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ (6) The worst-case scenario occurs at $V_{IN} = 2 \times V_{OUT}$ , which can be estimated using Equation (7): $$I_{C1} = \frac{I_{LOAD}}{2} \tag{7}$$ Select a capacitor with an RMS current rating that exceeds half of the maximum load current. C1 can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, place a small, high-quality ceramic capacitor (e.g. $1\mu F$ ) as close to the IC as possible. Ensure that the ceramic capacitors have enough capacitance to provide sufficient charge and prevent excessive input voltage ripple ( $\Delta V_{IN}$ ). $\Delta V_{IN}$ is caused by the capacitance, and can be estimated using Equation (8): $$\Delta V_{IN} = \frac{I_{LOAD}}{f_{SW} \times C1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \qquad (8)$$ #### **Selecting the Output Capacitor** The output capacitor (C2) maintains the DC output voltage. It is recommended to use ceramic, tantalum, or low-ESR electrolytic capacitors. For the best results, use low-ESR capacitors to prevent excessive output voltage ripple ( $\Delta V_{OUT}$ ). $\Delta V_{OUT}$ can be estimated using Equation (9): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{SW}} \times C2}\right) \tag{9}$$ Where L<sub>1</sub> is the inductor value, and R<sub>ESR</sub> is the C2 equivalent series resistance (ESR) value. When using ceramic capacitors, the capacitance dominates the impedance at the switching frequency ( $f_{SW}$ ) and causes the majority of $\Delta V_{OUT}$ . For simplification, $\Delta V_{OUT}$ can be estimated using Equation (10): $$\Delta V_{OUT} = \frac{V_{OUT}}{8 \times f_{SW}^2 \times L_1 \times C2} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \quad (10)$$ When using tantalum or electrolytic capacitors, the ESR dominates the impedance at $f_{SW}$ . For simplification, $\Delta V_{OUT}$ can be estimated using Equation (11): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}} \quad (11)$$ The characteristics of C2 also affect the stability of the regulation system. The MPQ4418A can be optimized for a wide range of capacitances and ESR values. #### **BST Resistor and External BST Diode** It is recommended to use a $20\Omega$ resistor in series with a BST capacitor ( $C_{BST}$ ) to reduce SW voltage spikes. Using a higher resistance helps reduce SW voltage spikes, but can compromise efficiency. An external BST diode can enhance the regulator's efficiency when the duty cycle is high (above 65%). Use a 2.5V to 5V power supply to power the external BST diode. Either $V_{CC}$ or $V_{OUT}$ can be used as the power supply in the circuit (see Figure 7). Figure 7: Optional External BST Diode for Enhanced Efficiency It is recommended to use an IN4148 external BST diode. The recommended $C_{\text{BST}}$ value is 0.1µF to 1µF. #### **PCB Layout Guidelines** Efficient PCB layout is critical for stable operation. For the best results, refer to Figure 8 and follow the guidelines below: - 1. Place C1 as close to IN and GND as possible. - 2. Keep the connection between C1 and IN as short and wide as possible. - 3. Place the VCC capacitor as close to VCC and GND as possible. - 4. Keep the trace length from the VCC capacitor to GND as short as possible. - 5. Connect a large ground plane directly to GND. - 6. If the ground plane is the bottom layer, place vias around GND. - 7. Route SW and BST away from sensitive analog areas, such as FB. - 8. Place the T-type FB resistor close to the chip to ensure that the trace connecting to FB is as short as possible. **Top Layer** Figure 8: Recommended PCB Layout # **TYPICAL APPLICATION CIRCUIT** Figure 9: Typical Application Circuit (Vout = 3.3V) #### **PACKAGE INFORMATION** #### **TSOT23-8** #### **TOP VIEW** #### **RECOMMENDED LAND PATTERN** # SEE DETAIL "A" #### **FRONT VIEW** **SIDE VIEW** **DETAIL "A"** #### **NOTE:** - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD - FLASH, PROTRUSION, OR GATE BURR. - 3) PACKAGE WIDTH DOES NOT INCLUDE - INTERLEAD FLASH OR PROTRUSION. - 4) LEAD COPLANARITY (BOTTOM OF LEADS **AFTER FORMING) SHALL BE 0.1 MILLIMETERS** MAXIMUM. - 5) JEDEC REFERENCE IS MO-193, VARIATION BA. - 6) DRAWING IS NOT TO SCALE. - 7) WHEN READING THE TOP MARKING FROM LEFT TO RIGHT, PIN 1 IS THE LOWER LEFT PIN (SEE **EXAMPLE TOP MARKING).** # **CARRIER INFORMATION** | Part Number | Package | Quantity/ | Quantity/ | Quantity/ | Reel | Carrier | Carrier | |-----------------------|-------------|-----------|-----------|-----------|----------|------------|------------| | | Description | Reel | Tube | Tray | Diameter | Tape Width | Tape Pitch | | MPQ4418AGJ-<br>AEC1-Z | TSOT23-8 | 3000 | N/A | N/A | 7in | 8mm | 4mm | # **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 11/09/2021 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.