# **FEATURES** 125 MSPS Update Rate 8-Bit Resolution Linearity: 1/4 LSB DNL Linearity: 1/4 LSB INL Differential Current Outputs SINAR @ F.M.H. Outputs FO. SINAD @ 5 MHz Output: 50 dB Power Dissipation: 175 mW @ 5 V to 45 mW @ 3 V Power-Down Mode: 20 mW @ 5 V On-Chip 1.10 V Reference Single +5 V or +3 V Supply Operation Packages: 28-Lead TSSOPEdge-Triggered Latches Fast Settling: 35 ns Full-Scale Settling to 0.1% # **APPLICATIONS** Communications Signal Reconstruction Instrumentation Video re-construction #### PRODUCT DESCRIPTION The 3PD9708(E) offers exceptional ac and dc performance while supporting update rates up to 125 MSPS. The 3PD9708(E)'s flexible single-supply operating range of +2.7 V to +5.5 V and low power dissipation are well suited for portable and low power applications. Its power dissipation can be further reduced to 45 mW, without a significant degradation in performance, by lowering the full-scale current output. In addition, a power-down mode reduces the standby power dissipation to approximately 20 mW. The 3PD9708(E) is manufactured on an advanced CMOS process. A segmented current source architecture is combined with a proprietary switching technique to reduce spurious components and enhance dynamic performance. Edge-triggered input latches and a temperature compensated bandgap reference have been integrated to provide a complete monolithic DAC solution. Flexible supply options support +3 V and +5 V CMOS logic families. The 3PD9708(E) is a current-output DAC with a nominal full-scale output current of 20 mA and > 100 k $\Omega$ output impedance. Differential current outputs are provided to support single-ended or differential applications. The current outputs may be directly tied to an output resistor to provide two complementary, single-ended voltage outputs. The output voltage compliance range is 1.25 V. The 3PD9708(E) contains a 1.1 V on-chip reference and reference control amplifier, which allows the full-scale output current to be simply set by a single resistor. The 3PD9708(E) can be driven by a variety of external reference voltages. The 3PD9708(E)'s full-scale current can be adjusted over a 2 mA to 20 mA range without any degradation in dynamic performance. Thus, the 3PD9708(E) may operate at reduced power levels or be adjusted over a 20 dB range to provide additional gain ranging capabilities. The 3PD9708(E) is available in 28-lead TSSOP package. It is specified for operation over the industrial temperature range. # PRODUCT HIGHLIGHTS - Manufactured on a CMOS process, the 3PD9708(E) uses a proprietary switching technique that enhances dynamic performance well beyond 8- and 10-bit video DACs. - On-chip, edge-triggered input CMOS latches readily interface to +3 V and +5 V CMOS logic families. The 3PD9708(E) can support update rates up to 125 MSPS. - A flexible single-supply operating range of +2.7 V to +5.5 V and a wide full-scale current adjustment span of 2 mA to 20 mA allows the 3PD9708(E) to operate at reduced power levels (i.e., 45 mW) without any degradation in dynamic performance. - A temperature compensated, 1.10 V bandgap reference is included on-chip providing a complete DAC solution. An external reference may be used. - The current output(s) of the 3PD9708(E) can easily be configured for various single-ended or differential applications. #### FUNCTIONAL BLOCK DIAGRAM VERSION: 1.0.2 # 3PD9708(E)-SPECIFICATIONS **DC SPECIFICATIONS** (TMIN to TMAX , AVDD = +5 V, DVDD = +5 V, I<sub>OUTFS</sub> = 20 mA, unless otherwise noted) | Parameter | Min | Тур | Max | Units | |------------------------------------------------------------------|----------|---------|-------------|------------------| | RESOLUTION | 8 | | | Bits | | MONOTONICITY | GUARANTE | ED OVER | SPECIFIED T | EMPERATURE RANGE | | DC ACCURACY <sup>1</sup> | | | | | | Integral Linearity Error (INL) | -1 | ± 1/2 | +1 | LSB | | Differential Nonlinearity (DNL) | -1/2 | ± 1/4 | +1/2 | LSB | | ANALOG OUTPUT | | | | | | Offset Error | -0.025 | | +0.025 | % of FSR | | Gain Error(Without Internal Reference) | -10 | ± 2 | +10 | % of FSR | | Gain Error (With Internal Reference) | -10 | ± 1 | +10 | % of FSR | | Full-Scale Output Current <sup>2</sup> | 2 | | 20.0 | mA | | Output Compliance Range | -1.0 | | 1.25 | V | | Output Resistance | | 100 | | kΏ | | Output Capacitance | | 5 | | pF | | REFERÈNCE OUTPUT | | | | | | Reference Voltage | 1.08 | 1.1 | 1.12 | V | | Reference Output Current <sup>3</sup> | | 100 | | nA | | REFERENCE INPUT | | | | | | Input Compliance Range | 0.1 | | 1.25 | V | | Reference Input Resistance | | 1 | | M | | Small Signal Bandwidth (w/o CCOMP1) <sup>4</sup> | | 1.4 | 1.4 | MHz | | TEMPERATURE COEFFICIENTS | | | | | | Offset Drift | | 0 | | ppm of FSR/℃ | | Gain Drift (Without Internal Reference) | | ± 50 | | ppm of FSR/℃ | | Gain Drift (With Internal Reference) | | ± 100 | | ppm of FSR/℃ | | Reference Voltage Drift | | ± 50 | | ppm/℃ | | POWER SUPPLY | | | | | | Supply Voltages | | | | | | AVDD <sup>5</sup> | 2.7 | 5 | 5.5 | V | | DVDD | 2.7 | 5 | 5.5 | V | | Analog Supply Current (I <sub>AVDD</sub> ) | | 25 | 30 | mA | | Digital Supply Current (I <sub>DVDD</sub> ) <sup>6</sup> | | 3 | 6 | mA | | Supply Current Sleep Mode (I <sub>OUTB</sub> ) | | | 8.5 | μΑ | | Power Dissipation <sup>6</sup> (5 V, I <sub>OUTFS</sub> = 20 mA) | | 140 | 175 | mW | | Power Dissipation <sup>7</sup> (5 V, I <sub>OUTFS</sub> = 20 mA) | | 190 | | mW | | Power Dissipation (3 V, I <sub>OUTFS</sub> = 2 mA) | | 45 | 45 | mW | | Power Supply Rejection Ratio—AVDD | -0.4 | | +0.4 | % of FSR/V | | Power Supply Rejection Ratio—DVDD | -0.025 | | +0.025 | % of FSR/V | | OPERATING RANGE | -40 | | +85 | $\mathcal{C}$ | # **NOTES** - 1. Measured at IOUTA, driving a virtual ground. - 2. Nominal full-scale current, I<sub>OUTFS</sub>, is 32 x the I<sub>REF</sub> current. - 3. Use an external buffer amplifier to drive any external load. - 4. Reference bandwidth is a function of external cap at COMP1 pin. - 5. For operation below 3 V, it is recommended that the output current be reduced to 12 mA or less to maintain optimum performance. - 6. Measured at $f_{CLOCK} = 50$ MSPS and $f_{OUT} = 1.0$ MHz. - 7. Measured as unbuffered voltage output into 50 $_{\cdot}$ R<sub>LOAD</sub> at IOUTA and IOUTB, f<sub>CLOCK</sub> = 100 MSPS and f<sub>OUT</sub> = 40 MHz. Specifications subject to change without notice. **DYNAMIC SPECIFICATIONS** (TMIN to TMAX , AVDD = +5 V, DVDD = +5 V, I<sub>OUTFS</sub> = 20 mA, Single-Ended Output, IOUTA, 50 V Doubly Terminated, unless otherwise noted) | Parameter | Min | Тур | Max | Units | |---------------------------------------------------|-----|-----|-----|--------| | DYNAMIC PERFORMANCE | | | | | | Maximum Output Update Rate (fCLOCK) | 100 | | 125 | MSPS | | Output Settling Time (tST) (to 0.1%) <sup>1</sup> | | 35 | | ns | | Output Propagation Delay (tPD) | | 1 | | ns | | Glitch Impulse | | 5 | | pV-s | | Output Rise Time (10% to 90%) <sup>1</sup> | | 2.5 | | ns | | Output Fall Time (10% to 90%) <sup>1</sup> | | 2.5 | | ns | | Output Noise (I <sub>OUTFS</sub> = 20 mA) | | 50 | | pA/√Hz | | Output Noise (I <sub>OUTFS</sub> = 2 mA) | | 30 | | pA/√Hz | | AC LINEARITY TO NYQUIST | | | | | | Signal-to-Noise and Distortion Ratio | | | | | | $fCLOCK = 10 MSPS; f_{OUT} = 1.00 MHz$ | | 50 | | dB | | $fCLOCK = 50 MSPS$ ; $f_{OUT} = 1.00 MHz$ | | 50 | | dB | | $fCLOCK = 50 MSPS$ ; $f_{OUT} = 12.51 MHz$ | 48 | | | dB | | $fCLOCK = 100 MSPS$ ; $f_{OUT} = 5.01 MHz$ | 50 | | | dB | | $fCLOCK = 100 MSPS$ ; $f_{OUT} = 25.01 MHz$ | | 45 | | dB | | Total Harmonic Distortion | | | | | | $fCLOCK = 10 MSPS; f_{OUT} = 1.00 MHz$ | | -67 | | dBc | | $fCLOCK = 50 MSPS$ ; $f_{OUT} = 1.00 MHz$ | | -72 | | dBc | | $fCLOCK = 50 MSPS$ ; $f_{OUT} = 12.51 MHz$ | | -59 | | dBc | | $fCLOCK = 100 MSPS; f_{OUT} = 5.01 MHz$ | | -64 | | dBc | | $fCLOCK = 100 MSPS; f_{OUT} = 25.01 MHz$ | | -48 | | dBc | ### **NOTES** Specifications subject to change without notice. **DIGITAL SPECIFICATIONS**(TMIN to TMAX, AVDD = +5 V, DVDD = +5 V, I<sub>OUTFS</sub> = 20 mA unless otherwise noted) | Parameter | Min | Тур | Max | Units | |---------------------------------|-----|-----|-----|-------| | DIGITAL INPUTS | | | | | | Logic "1" Voltage @ DVDD = +5 V | 3.5 | 5 | | V | | Logic "1" Voltage @ DVDD = +3 V | 2.1 | 3 | | V | | Logic "0" Voltage @ DVDD = +5 V | | 0 | 1.3 | V | | Logic "0" Voltage @ DVDD = +3 V | | 0 | 0.9 | V | | Logic "1" Current | -10 | | 10 | uA | | Logic "0" Current | -10 | | 10 | uA | | Input Capacitance | | 5 | | pF | | Input Setup Time (tS) | 2 | | | ns | | Input Hold Time (tH) | 1.5 | | | ns | | Latch Pulsewidth (tLPW) | 3.5 | | | ns | Specifications subject to change without notice. Figure 1. Timing Diagram <sup>1</sup>Measured single ended into 50 $\Omega$ load. # **ABSOLUTE MAXIMUM RATINGS\*** | Parameter | With<br>Respect<br>to | Min | Max | Units | |--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------------| | AVDD DVDD ACOM AVDD CLOCK, SLEEP Digital Inputs IOUTA, IOUTB COMP1, COMP2 REFIO, FSADJ REFLO Junction Temperature Storage Temperature Lead | ACOM<br>DCOM<br>DCOM<br>DVDD<br>DCOM<br>DCOM<br>ACOM<br>ACOM | -0.3<br>-0.3<br>-0.3<br>-6.5<br>-0.3<br>-1.0<br>-0.3<br>-0.3<br>-0.3 | 6.5<br>6.5<br>0.3<br>6.5<br>DVDD+ 0.3<br>DVDD+0.3<br>AVDD+ 0.3<br>AVDD+ 0.3<br>0.3<br>150 | 3 G G < < < < < < < < | | Temperature (10 sec) | | | 300 | C | \*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum ratings for extended periods may effect device reliability. # THERMAL CHARACTERISTICS #### **Thermal Resistance** 28-Lead 300 mil SOIC $\Theta_{JA} = 71.4$ C/W $\Theta_{JC} = 23$ C/W 28-Lead TSSOP $\Theta_{JA} = 97.9$ C/W $\Theta_{JC} = 14.0$ °C/W # **PIN CONFIGURATION** # PIN FUNCTION DESCRIPTIONS | Pin No. | Name | Description | |----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | DB7 | Most Significant Data Bit (MSB). | | 2–9 | DB6-DB1 | Data Bits 1–6. | | 10 | DB0 | Least Significant Data Bit (LSB). | | 11–14,25 | NC | No Internal Connection | | 15 | SLEEP | Power-Down Control Input. Active High. Contains active pull-down circuit, thus may be left unterminated if not used. | | 16 | REFLO | Reference Ground when Internal 1.1 V Reference Used. Connect to AVDD to disable internal reference. | | 17 | REFIO | Reference Input/Output. Serves as reference input when internal reference disabled (i.e., Tie REFLO to AVDD). Serves as 1.1 V reference output when internal reference activated (i.e., Tie REFLO to ACOM). Requires 0.1 F capacitor to ACOM when internal reference activated. | | 18 | FS ADJ | Full-Scale Current Output Adjust. | | 19 | COMP1 | Bandwidth/Noise Reduction Node.Add 0.1 F to AVDD for optimum performance. | | 20 | ACOM | Analog Common. | | 21 | IOUTB | Complementary DAC Current Output. Full-scale current when all data bits are 0s. | | 22 | IOUTA | DAC current Output. Full-scale current when all data bits are 1s. | | 23 | COMP2 | Internal Bias Node for Switch Driver Circuitry. Decouple to ACOM with 0.1 F capacitor. | | 24 | AVDD | Analog Supply Voltage (+2.7 V to +5.5 V). | | 26 | DCOM | Digital Common. | | 27 | DVDD | Digital Supply Voltage (+2.7 V to +5.5 V). | | 28 | CLOCK | Clock Input. Data latched on negtive of clock of 3PD9708and positive edge of clock of 3PD9708E. | # **ORDERING GUIDE** | Model | Temperature<br>Range | Package | Package<br>Option | |----------|----------------------|------------------|-------------------| | 3PD9708 | –40℃to+85℃ | 28-Lead<br>TSSOP | | | 3PD9708E | –40℃to+85℃ | 28-Lead<br>TSSOP | | VERSION: 1.0.2 # **DEFINITIONS OF SPECIFICATIONS** Linearity Error (Also Called Integral Nonlinearity or INL) Linearity error is defined as the maximum deviation of the actual analog output from the ideal output, determined by a straight line drawn from zero to full scale. # **Differential Nonlinearity (or DNL)** DNL is the measure of the variation in analog value, normalized to full scale, associated with a 1 LSB change in digital input code. #### Monotonicity A D/A converter is monotonic if the output either increases or remains constant as the digital input increases. #### Offset Error The deviation of the output current from the ideal of zero is called offset error. For $I_{OUTA}$ , 0 mA output is expected whenvcthe inputs are all 0s. For $I_{OUTB}$ , 0 mA output is expected when all inputs are set to 1s. #### **Gain Error** The difference between the actual and ideal output span. The actual span is determined by the output when all inputs are set to 1s minus the output when all inputs are set to 0s. #### **Output Compliance Range** The range of allowable voltage at the output of a current-output DAC. Operation beyond the maximum compliance limits may cause either output stage saturation or breakdown resulting in nonlinear performance. # **Temperature Drift** Temperature drift is specified as the maximum change from the ambient (+25%) value to the value at eith er TMIN or TMAX. For offset and gain drift, the drift is reported in ppm of full-scale range (FSR) per degree C. For reference drift, the drift is reported in ppm per degree C. #### **Power Supply Rejection** The maximum change in the full-scale output as the supplies are varied from nominal to minimum and maximum specified voltages. #### **Settling Time** The time required for the output to reach and remain within a specified error band about its final value, measured from the start of the output transition. #### **Glitch Impulse** Asymmetrical switching times in a DAC give rise to undesired output transients that are quantified by a glitch impulse. It is specified as the net area of the glitch in pV-s. #### Spurious-Free Dynamic Range The difference in dB, between the rms amplitude of the output signal and the peak spurious signal over the specified bandwidth. # Signal-to-Noise and Distortion (S/N+D, SINAD) S/N+D is the ratio of the rms value of the measured output signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for S/N+D is expressed in decibels # **Total Harmonic Distortion** THD is the ratio of the rms sum of the first six harmonic components to the rms value of the measured output signal. It is expressed as a percentage or in decibels Figure 2. Basic AC Characterization Test Setup ### **TYPICAL AC CHARACTERIZATION CURVES** (AVDD = +5 V or +3 V, DVDD = +5 V or +3 V, 50 V Doubly Terminated Load, Single-Ended Output, IOUTA, IOUTFS = 20 mA, TA = +258C, unless otherwise noted) Figure 3. SINAD/THD vs. $f_{OUT}$ (AVDD and DVDD = 5.0 V) Figure 4. SINAD/THD vs. f<sub>OUT</sub> (Differential Output, AVDD and DVDD = 5.0 V) Figure 5. SINAD vs. I<sub>OUTFS</sub>@ 100 MSPS Figure 6. SINAD/THD vs. fOUT (AVDD and DVDD = 3.0 V) Figure 7. SINAD/THD vs. fOUT (Differential Output, AVDD and DVDD = 3.0 V) Figure 8. SINAD vs. I<sub>OUTFS</sub> @ 20 MSPS Figure 9. Single-Tone Spectral Plot @ 25 MSPS Figure 10. Single-Tone Spectral Plot @ 125 MSPS Figure 11. Step Response #### **FUNCTIONAL DESCRIPTION** The 3PD9708(E) consists of a large PMOS current source array capable of providing up to 20 mA of total current. The array is divided into 32 equal currents that make up the five most significant bits (MSBs). The remaining 3 LSBs are also implemented with equally weighted current sources whose sum total equals 7/8th of an MSB current source. Implementing the upper and lower bits with current sources helps maintain the DAC's high output impedance (i.e. > 100 kW). All of these current sources are switched to one or the other of the two output nodes (i.e., IOUTA or IOUTB) via PMOS differential current switches. The switches are based on a new architecture that drastically improves distortion performance. The analog and digital sections of the 3PD9708(E) have separate power supply inputs (i.e., AVDD and DVDD) that can operate independently over a 2.7 volt to 5.5 volt range. The digital section, which is capable of operating up to a 125 MSPS clock rate, consists of edge-triggered latches and segment decoding logic circuitry. The analog section includes the PMOS current sources, the associated differential switches, a 1.10 V bandgap voltage reference and a reference control amplifier. The full-scale output current is regulated by the reference control amplifier and can be set from 2 mA to 20 mA via an external resistor, $R_{\text{SET}}.$ The external resistor, in combination with both the reference control amplifier and voltage reference $V_{\text{REFIO}},$ sets the reference current $I_{\text{REF}},$ which is mirrored over to the segmented current sources with the proper scaling factor. The full-scale current, $I_{\text{OUTFS}},$ is thirty-two times the value of $I_{\text{REF}}.$ #### DAC TRANSFER FUNCTION The 3PD9708(E) provides complementary current outputs, IOUTA and IOUTB. IOUTA will provide a near full-scale current output, $I_{OUTFS}$ , when all bits are high (i.e., DAC CODE = 255), while IOUTB, the complementary output, provides no current. The current output appearing at IOUTA and IOUTB are a function of both the input code and $I_{OUTFS}$ and can be expressed as: $$I_{OUTA} = (DAC CODE/256) * I_{OUTFS}$$ (1) $I_{OUTB} = (255 - DAC CODE)/256 * I_{OUTFS}$ (2) where *DAC CODE* = 0 to 255 (i.e., Decimal Representation). As previously mentioned, $I_{OUTFS}$ is a function of the reference current $I_{REF}$ , which is nominally set by a reference voltage $V_{REFIO}$ and external resistor $R_{SET}$ . It can be expressed as: $$I_{OUTFS} = 32 * I_{REF} \tag{3}$$ Where $$I_{REF} = V_{REFIO}/R_{SET} \tag{4}$$ #### 8-BIT CMOS DIGITAL-TO-ANALOG CONVERTER The two current outputs will typically drive a resistive load directly. If dc coupling is required, IOUTA and IOUTB should be directly connected to matching resistive loads, $R_{LOAD}$ , which are tied to analog common, ACOM. Note, $R_{LOAD}$ may represent the equivalent load resistance seen by IOUTA or IOUTB as would be the case in a doubly terminated 50 W or 75 W cable. The single-ended voltage output appearing at the IOUTA and IOUTB nodes is simply: $$V_{OUTA} = I_{OUTA}^* R_{LOAD}$$ (5) $$V_{OUTB} = I_{OUTB}^* R_{LOAD}$$ (6) Note the full-scale value of VOUTA and VOUTB should not exceed the specified output compliance range to maintain specified distortion and linearity performance. The differential voltage, V<sub>DIFF</sub>, appearing across IOUTA and IOUTB is: $$V_{DIFF} = (I_{OUTA} - I_{OUTB}) * R_{LOAD}$$ (7) Substituting the values of $I_{\text{OUTA}}$ , $I_{\text{OUTB}}$ , and $I_{\text{REF}}$ ; $V_{\text{DIFF}}$ can be expressed as: $$V_{DIFF} = \{(2 \ DAC \ CODE - 255)/256\}/ *(32 \ R_{LOAD}/R_{SET}) * V_{REFIO}$$ (8) # VOLTAGE REFERENCE AND CONTROL AMPLIFIER The 3PD9708(E) contains an internal 1.10 V bandgap reference that can be easily disabled and overridden by an external reference. REFIO serves as either an *input* or *output* depending on whether the internal or an external reference is selected. If REFLO is tied to ACOM, as shown in Figure 12, the internal reference is activated and REFIO provides a 1.10 V output. In this case, the internal reference must be compensated externally with a ceramic chip capacitor of 0.1 $\mu\text{F}$ or greater from REFIO to REFLO. Note that REFIO is not designed to drive any external load. It should be buffered with an external amplifier having an input bias current less than 100 nA if any additional loading is required. Figure 12. Internal Reference Configuration The internal reference can be disabled by connecting REFLO to AVDD. In this case, an external reference may then be applied to REFIO as shown in Figure 13. The external reference may provide either a fixed reference voltage to enhance accuracy and drift performance or a varying reference voltage for gain control. Note that the 0.1 mF compensation capacitor is not required since the internal reference is disabled, and the high input impedance (i.e., 1 MW) of REFIO minimizes any loading of the external reference. Figure 13. External Reference Configuration Figure 12. Functional Block Diagram Figure 14. Single-Supply Gain Control Circuit The small signal bandwidth of the reference control amplifier is approximately 1.8 MHz and can be reduced by connecting an external capacitor between COMP1 and AVDD. The output of the control amplifier, COMP1, is internally compensated via a 50 pF capacitor that limits the control amplifier small-signal bandwidth and reduces its output impedance. Any additional external capacitance further limits the bandwidth and acts as a filter to reduce the noise contribution from the reference amplifier. If I<sub>REF</sub> is fixed for an application, a 0.1 mF ceramic chip capacitor is recommended. $I_{REF}$ can be varied for a fixed $R_{SET}$ by disabling the internal reference and varying the common-mode voltage over its compliance range of 1.25 V to 0.10 V. REFIO can be driven by a single-supply amplifier or DAC, thus allowing $I_{REF}$ to be varied for a fixed $R_{SET}$ . Since the input impedance of REFIO is approximately 1 MW, a simple R-2R ladder DAC configured in the voltage mode topology may be used to control the gain. This circuit is shown in Figure 14 using the AD7524 and an external 1.2 V reference, the AD1580. Note another 3PD9708(E) could also be used as the gain control DAC since it can also provide a programmable unipolar output up to 1.2 V. # ANALOG OUTPUTS AND OUTPUT CONFIGURATIONS The 3PD9708(E) produces two complementary current outputs, $I_{OUTA}$ and $I_{OUTB}$ , which may be converted into complementary single-ended voltage outputs, VOUTA and VOUTB, via a load resistor, $R_{LOAD}$ , as described in the DAC TRANSFER FUNCTION section. Figure 15 shows the 3PD9708(E) configured to provide a positive unipolar output range of approximately 0 V to +0.5 V for a Figure 16. Unipolar Buffered Voltage Output double terminated 50 W cable for a nominal full-scale current, $I_{\text{OUTFS}},$ of 20 mA. In this case, $R_{\text{LOAD}}$ represents the equivalent load resistance seen by IOUTA or IOUTB and is equal to 25 W. The unused output (IOUTA or IOUTB) can be connected to ACOM directly or via a matching $R_{\text{LOAD}}.$ Different values of $I_{\text{OUTFS}}$ and $R_{\text{LOAD}}$ can be selected as long as the positive compliance range is adhered to. Figure 15. 0 V to +0.5 V Unbuffered Voltage Output Alternatively, an amplifier could be configured as an I-V converter thus converting $I_{OUTA}$ or $I_{OUTB}$ into a negative unipolar voltage. Figure 16 shows a buffered singled-ended output configuration in which the op amp, U1, performs an I-V conversion on the 3PD9708(E) output current. U1 provides a negative unipolar output voltage and its full-scale output voltage is simply the product of RFB and $I_{OUTFS}$ . The full-scale output should be set within U1's voltage output swing capabilities by scaling $I_{OUTFS}$ and/or RFB. An improvement in ac distortion performance may result with a reduced $I_{OUTFS}$ , since the signal current U1 will be required to sink and will be subsequently reduced. Note, the ac distortion performance of this circuit at higher DAC update rates may be limited by U1's slewing capabilities. IOUTA and IOUTB also have a negative and positive voltage compliance range that must be adhered to in order to achieve optimum performance. The positive output compliance range is slightly dependent on the full-scale output current, $I_{\text{OUTFS}}$ . It degrades slightly from its nominal 1.25 V for an $I_{\text{OUTFS}} = 20$ mA to 1.00 V for an $I_{\text{OUTFS}} = 2$ mA. Applications requiring the 3PD9708(E)'s output (i.e., VOUTA and/or VOUTB) to extend up to its output compliance range should size $R_{\text{LOAD}}$ accordingly. Operation beyond this compliance range will adversely affect the 3PD9708(E)'s linearity. The differential voltage, $V_{\text{DIFF}}$ , existing between VOUTA and VOUTB may also be converted to a single-ended voltage via a transformer or differential amplifier configuration. Refer to the DIFFERENTIAL OUTPUT CONFIGURATION section for more information. # **DIGITAL INPUTS** The 3PD9708(E)'s digital input consists of eight data input pins and a clock input pin. The 8-bit parallel data inputs follow standard positive binary coding where DB7 is the most significant bit (MSB) and DB0 is the least significant bit (LSB). The digital interface is implemented using an edge-triggered master slave latch. The 3PD9708 output is updated following the falling edge of the clock and 3PD9708E output is updated following the rising edge as shown in Figure 1 and is designed to support a clock rate as high as 125 MSPS. The clock can be operated at any duty cycle that meets the specified latch pulsewidth. The setup-and-hold times can also be varied within the clock cycle as long as the specified minimum times are met; although the location of these transition edges may affect digital feedthrough and distortion performance. The digital inputs are CMOS compatible with logic thresholds, $V_{\text{THRESHOLD}}$ set to approximately half the digital positive supply (DVDD) or $V_{THRESHOLD} = DVDD/2 (\pm 20\%)$ Figure 17 shows the equivalent digital input circuit for the data and clock inputs. The sleep mode input is similar, except that it contains an active pull-down circuit, thus ensuring that the D9708 remains enabled if this input is left disconnected. The nternal digital circuitry of the 3PD9708(E) is capable of operating over a digital supply range of 2.7 V to 5.5 V. As a result, the igital inputs can also accommodate TTL levels when DVDD is set to accommodate the maximum high level voltage, VOH(MAX), of the TTL drivers. A DVDD of 3 V to 3.3 V will typically ensure upper compatibility of most TTL logic families. Figure 17. Equivalent Digital Input Since the 3PD9708(E) is capable of being updated up to 125 MSPS, the quality of the clock and data input signals are important in achieving the optimum performance. The drivers of the digital data interface circuitry should be specified to meet the minimum setup-and-hold times of the 3PD9708(E) as well as its required min/ max input logic level thresholds. Typically, the selection of the slowest logic family that satisfies the above conditions will result in the lowest data feedthrough and noise. Digital signal paths should be kept short and run lengths matched to avoid propagation delay mismatch. The insertion of a low value resistor network (i.e., 20W to 100 W) between the 3PD9708(E) digital inputs and driver outputs may be helpful in reducing any overshooting and ringing at the digital inputs that contribute to data feedthrough. For longer run lengths and high data update rates, strip line techniques with proper termination resistors should be considered to maintain "clean" digital inputs. Also, operating the 3PD9708(E) with reduced logic swings corresponding digital supply (DVDD) will also reduce data feedthrough. The external clock driver circuitry should provide the 3PD9708(E) with a low jitter clock input meeting the min/max logic levels while providing fast edges. Fast clock edges will help minimize any jitter that will manifest itself as phase noise on a reconstructed waveform. However, the clock input could also be driven by via a sine wave, which is centered around the digital threshold (i.e., DVDD/2), and meets the min/max logic threshold. This may result in a slight degradation in the phase noise, which becomes more noticeable at higher sampling rates and output frequencies. Note, at higher sampling rates the 20% tolerance of the digital logic threshold should be considered since it will affect the effective clock duty cycle and subsequently cut into the required data setup-and-hold times. # **SLEEP MODE OPERATION** The 3PD9708(E) has a power-down function that turns off the output current and reduces the supply current to less than $8.5\mu A$ over the specified supply range of 2.7~V to 5.5~V and temperature range. This mode can be activated by applying a logic level "1" to the SLEEP pin. This digital input also contains an active pull-down circuit that ensures the 3PD9708(E) remains enabled if this input is left disconnected. The SLEEP input with active pull-down requires <40 mA of drive current. The power-up and power-down characteristics of the 3PD9708(E) are dependent on the value of the compensation capacitor connected to COMP2 (Pin 23). With a nominal value of 0.1 mF, the 3PD9708(E) takes less than 5 ms to power down and approximately 3.25 ms to power back Figure 18. I<sub>AVDD</sub> vs. I<sub>OUTFS</sub> Figure 19. IDVDD vs. Ratio@ DVDD = 5 V Figure 20. IDVDD vs. Ratio @ DVDD = 3 V # **POWER DISSIPATION** The power dissipation, PD, of the 3PD9708(E) is dependent on several factors, including: (1) AVDD and DVDD, the power supply voltages; (2) $I_{OUTFS}$ , the full-scale current output; (3) $f_{CLOCK}$ , the update rate; (4) and the reconstructed digital input waveform. The power dissipation is directly proportional to the analog supply current, $I_{AVDD}$ , and the digital supply current, $I_{DVDD}$ . $I_{AVDD}$ is directly proportional to $I_{OUTFS}$ , as shown in Figure 18, and is insensitive to $f_{CLOCK}$ . Conversely, $I_{DVDD}$ is dependent on both the digital input waveform, $f_{CLOCK}$ , and digital supply DVDD. Figures 19 and 20 show $I_{DVDD}$ as a function of full-scale sine wave output ratios $(f_{OUT}/f_{CLOCK})$ for various update rates with DVDD = 5 V and DVDD = 3 V, respectively. Note, how $I_{DVDD}$ is reduced by more than a factor of 2 when DVDD is reduced from 5 V to 3V. # APPLYING THE 3PD9708(E) Power and Grounding Considerations In systems seeking to simultaneously achieve high speed and high performance, the implementation and construction of the printed circuit board design is often as important as the circuit design. Proper RF techniques must be used in device selection placement and routing and supply bypassing and grounding. The evaluation board for the 3PD9708(E), which uses a four layer PC board, serves as a good example for the above mentioned considerations. The evaluation board provides an illustration of the recommended printed circuit board ground, power and signal plane layouts. Proper grounding and decoupling should be a primary objective in any high speed system. The 3PD9708(E) features separate analog and digital supply and ground pins to optimize the management of analog and digital ground currents in a system. In general, AVDD, the analog supply, should be decoupled to ACOM, the analog common, as close to the chip as physically possible. Similarly, DVDD, the digital supply, should be decoupled to DCOM as close as physically as possible. For those applications requiring a single +5 V or +3 V supply for both the analog and digital supply, a clean analog supply may be generated using the circuit shown in Figure 21. The circuit consists of a differential LC filter with separate power supply and return lines. Lower noise can be attained using low ESR type electrolytic and tantalum capacitors. Figure 21. Differential LC Filter for Single +5 V or +3 V Applications Maintaining low noise on power supplies and ground is critical to obtaining optimum results from the 3PD9708(E). If properly implemented, ground planes can perform a host of functions on high speed circuit boards: bypassing, shielding, current transport, etc. In mixed signal design, the analog and digital portions of the board should be distinct from each other, with the analog ground plane confined to the areas covering the analog signal traces, and the digital ground plane confined to areas covering the digital interconnects. ### 8-BIT CMOS DIGITAL-TO-ANALOG CONVERTER All analog ground pins of the DAC, reference and other analog components, should be tied directly to the analog ground plane. The two ground planes should be connected by a path 1/8 to 1/4 inch wide underneath or within 1/2 inch of the DAC to maintain optimum performance. Care should be taken to ensure that the ground plane is uninterrupted over crucial signal paths. On the digital side, this includes the digital input lines running to the DAC as well as any clock signals. On the analog side, this includes the DAC output signal, reference signal and the supply feeders. The use of wide runs or planes in the routing of power lines is also recommended. This serves the dual role of providing a low series impedance power supply to the part, as well as providing some "free" capacitive decoupling to the appropriate ground plane. It is essential that care be taken in the layout of signal and power ground interconnects to avoid inducing extraneous voltage drops in the signal ground paths. It is recommended that all connections be short, direct and as physically close to the package as possible in order to minimize the sharing of conduction paths between different currents. When runs exceed an inch in length, strip line techniques with proper termination resistor should be considered. The necessity and value of this resistor will be dependent upon the logic family used. For applications requiring the optimum dynamic performance and/or a bipolar output swing, a differential output configuration is suggested. A differential output configuration may consists of either an RF transformer or a differential op amp configuration. The transformer configuration is well suited for ac coupling applications. It provides the optimum high frequency performance due to its excellent rejection of commonmode distortion (i.e., even-order harmonics) and noise over a wide frequency range. It also provides electrical isolation and the ability to deliver twice the power to the load (i.e., assuming no source termination). The differential op amp configuration is suitable for applications requiring dc coupling, a bipolar output, signal gain, and/or level shifting. Figure 22 shows the 3PD9708(E) in a typical transformer coupled output configuration. The center-tap on the primary side of the transformer must be connected to ACOM to provide the necessary dc current path for both IOUTA and IOUTB. The complementary voltages appearing at IOUTA and IOUTB (i.e., VOUTA and VOUTB) swing symmetrically around ACOM and should be maintained within the specified output compliance range of the 3PD9708(E). A differential resistor, RDIFF, may be inserted in applications in which the output of the transformer is connected to the load, $R_{\rm LOAD}$ , via a passive reconstruction filter or cable. RDIFF is determined by the transformer's impedance ratio and provides the proper source termination. Note that approximately half the signal power will be dissipated across RDIFF. Figure 22. Differential Output Using a Transformer An op amp can also be used to perform a differential to singleended conversion as shown in Figure 23. The 3PD9708(E) is configured with two equal load resistors, $R_{\text{LOAD}},$ of 25 W. The differential voltage developed across IOUTA and IOUTB is converted to a single-ended signal via the differential op amp configuration. An optional capacitor can be installed across IOUTA and IOUTB forming a real pole in a low-pass filter. The addition of this capacitor also enhances the op amps distortion performance by preventing the DACs high slewing output from overloading the op amp's input. Figure 23. DC Differential Coupling Using an Op Amp The common-mode rejection of this configuration is typically determined by the resistor matching. In this circuit, the differential op amp circuit is configured to provide some additional signal gain. The op amp must operate off a dual supply since its output is approximately ±1.0 V. A high speed amplifier capable of preserving the differential performance of the 3PD9708(E) while meeting other system level objectives (i.e., cost, power) should be selected. The op amps differential gain, its gain setting resistor values and full-scale output swing capabilities should all be considered when optimizing this circuit. The differential circuit shown in Figure 24 provides the necessary level-shifting required in a single supply system. In this case, AVDD, which is the positive analog supply for both the 3PD9708(E) and the op amp, is also used to level-shift the differential output of the AD9762 to midsupply (i.e., AVDD/2). Figure 24. Single-Supply DC Differential Coupled Circuit # **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm) # **IMPORTANT NOTICE** "PRELIMINARY" PRODUCT INFORMATION DESCRIBES PRODUCTS THAT ARE IN PRODUCTION, BUT FOR WHICH FULL CHARACTERIZATION DATA IS NOT YET AVAILABLE. 3PEAKIC MICROELECTRONICS CO. LTD BELIEVES THAT THE INFORMATION CONTAINED IN THIS DOCUMENT IS ACCURATE AND RELIABLE. HOWEVER, THE INFORMATION IS SUBJECT TO CHANGE WITHOUT NOTICE AND IS PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND (EXPRESS OR IMPLIED). CUSTOMERS ARE ADVISED TO OBTAIN THE LATEST VERSION OF RELEVANT INFORMATION TO VERIFY, BEFORE PLACING ORDERS, THAT INFORMATION BEING RELIED ON IS CURRENT AND COMPLETE. ALL PRODUCTS ARE SOLD SUBJECT TO THE TERMS AND CONDITIONS OF SALE SUPPLIED AT THE TIME OF ORDER ACKNOWLEDGMENT, INCLUDING THOSE PERTAINING TO WARRANTY, INDEMNIFICATION, AND LIMITATION OF LIABILITY. NO RESPONSIBILITY IS ASSUMED BY 3PEAKIC MICROELECTRONICS CO. LTD FOR THE USE OF THIS INFORMATION, INCLUDING USE OF THIS INFORMATION AS THE BASIS FOR MANUFACTURE OR SALE OF ANY ITEMS, OR FOR INFRINGEMENT OF PATENTS OR OTHER RIGHTS OF THIRD PARTIES. THIS DOCUMENT IS THE PROPERTY OF 3PEAKIC MICROELECTRONICS CO. LTD AND BY FURNISHING THIS INFORMATION, 3PEAKIC MICROELECTRONICS CO. LTD GRANTS NO LICENSE, EXPRESS OR IMPLIED UNDER ANY PATENTS, MASK WORK RIGHTS, COPYRIGHTS, TRADEMARKS, TRADE SECRETS OR OTHER INTELLECTUAL PROPERTY RIGHTS. 3PEAKIC MICROELECTRONICS CO. LTD OWNS THE COPYRIGHTS ASSOCIATED WITH THE INFORMATION CONTAINED HEREIN AND GIVES CONSENT FOR COPIES TO BE MADE OF THE INFORMATION ONLY FOR USE WITHIN YOUR ORGANIZATION WITH RESPECT TO 3PEAKIC MICROELECTRONICS CO. LTD INTEGRATED CIRCUITS OR OTHER PRODUCTS OF 3PEAKIC MICROELECTRONICS CO. LTD. THIS CONSENT DOES NOT EXTEND TO OTHER COPYING SUCH AS COPYING FOR GENERAL DISTRIBUTION, ADVERTISING OR PROMOTIONAL PURPOSES, OR FOR CREATING ANY WORK FOR RESALE. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). 3PEAKIC MICROELECTRONICS CO. LTD PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN AIRCRAFT SYSTEMS, MILITARY APPLICATIONS, PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SECURITY DEVICES, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF 3PEAKIC MICROELECTRONICS CO. LTD PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND INCLUSION DISCLAIMS AND MAKES NO WARRANTY, STATUTORY IMPLIED, **INCLUDING** THE OR **IMPLIED WARRANTIES** MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY DISCLAIMS PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF 3PEAKIC MICROELECTRONICS CO. LTD PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY 3PEAKIC MICROELECTRONICS CO. LTD, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY. INCLUDING ATTORNEYS' FEES AND COSTS. THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES. THE LOGO DESIGNS OF 3PEAKIC MICROELECTRONICS CO. LTD ARE TRADEMARKS OF DESIGNS. ALL OTHER BRAND AND PRODUCT NAMES IN THIS DOCUMENT MAY BE TRADEMARKS OR SERVICE MARKS OF THEIR RESPECTIVE OWNERS.