| | | | | , — | | | | RI | EVISI | ONS | | | | | | | | | | | |--------------------------------------------------------------------------------------------------------|-------|----------|-----------|--------|---------|--------|--------|--------|-------------------------------------------------------------------------------------------------|--------------------|-------|---|----------------|------------|--------|----|----|----------|------|----| | LTR | | | | | D | ESCR | IPTI( | ON | | | | | DATI | E (YR- | -MO-DA | ) | | APPR | OVED | | | | | | | | | | | | | | | | | | | | | | | | | REV | | | | | l | | | | | : | | | | | | | | | | | | SHEET | | | | | | | | | | · | | | | | | | | | | | | REV | | | | | | | | | | | | | | | | | | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | | | | | | | | | | | | | | REV STATU | | | | RE' | V | | | | | | | | | | | | | | | | | OF SHEETS | )<br> | | | SHI | EET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A | | | <u>—.</u> | PREP/ | vred B | | oseph | A. Ker | by | ומ | epens | | LECTR<br>DAYTO | | | | | 'ER | | | | STAND.<br>MIL | ITAF | <b>Y</b> | | CHECK | CED BY | | mas J. | Ricc | iuti | DAYTON, OHIO 45444 | | | | | | | | | | | | DRAWING THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS AND AGENCIES OF THE DEPARTMENT OF DEFENSE | | | APPRO | OVED B | Y<br>Mo | nica L | . Poe | lking | MICROCIRCUIT, DIGITAL, ADVANCED CMOS, QUAD 2-INPUT NOR GATE, TTL COMPATIBLE, MONOLITHIC SILICON | | | | | | | | | | | | | | | | | DRAW | ING API | PROVAL | DATE | 93-0 | 06-07 | SIZE CAGE CODE | | | <u> </u> | 5962-92181 | | | | | | | | AMSC N/A | | | | REVISI | ON LEV | 'EL | | | | A | | | 5726 | | _ | | | <u> </u> | | | | | | | | | | | | | | SHEET | ī | 1 | | 0F | 2: | 2 | | | | | ### 1. SCOPE - 1.1 <u>Scope</u>. This drawing forms a part of a one part one part number documentation system (see 6.6 herein). Two product assurance classes consisting of military high reliability (device classes B, Q, and M) and space application (device classes S and V), and a choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). Device class M microcircuits represent non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". When available, a choice of radiation hardness assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN shall be as shown in the following example: - 1.2.1 <u>RHA designator</u>. Device classes M, B, and S RHA marked devices shall meet the MIL-M-38510 specified RHA levels and shall be marked with the appropriate RHA designator. Device classes Q and V RHA marked devices shall meet the MIL-I-38535 specified RHA levels and shall be marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 Device type(s). The device type(s) shall identify the circuit function as follows: | Device type | Generic number | <u>Circuit function</u> | |-------------|----------------|-----------------------------------------------| | 01 | 54ACTQ02 | Quad 2-input NOR gate, TTL compatible inputs. | 1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level as follows: | Device class | Device requirements documentation | |--------------|----------------------------------------------------------------------------------------------------------------------------| | М | Vendor self-certification to the requirements for non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883 $$ | | B or S | Certification and qualification to MIL-M-38510 | | Q or V | Certification and qualification to MIL-I-38535 | 1.2.4 <u>Case outline(s)</u>. The case outline(s) shall be as designated in MIL-STD-1835, and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | <u>Package style</u> | |----------------|------------------------|------------------|-----------------------| | С | GDIP1-T14 or CDIP2-T14 | 14 | Dual-in-line | | D | GDFP1-F14 or CDFP2-F14 | 14 | Flat pack | | 2 | CQCC1-N2O | 20 | Leadless-chip-carrier | 1.2.5 <u>Lead finish</u>. The lead finish shall be as specified in MIL-M-38510 for classes M, B, and S or MIL-I-38535 for classes Q and V. Finish letter "X" shall not be marked on the microcircuit or its packaging. The "X" designation is for use in specifications when lead finishes A, B, and C are considered acceptable and interchangeable without preference. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-92181 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 2 | | | Absolute maximum ratings. 1/2/3/ | | |-----|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Supply voltage range ( $V_{CC}$ ) | -0.5 V dc to +7.0 V dc<br>-0.5 V dc to V <sub>CC</sub> + 0.5 V dc<br>-0.5 V dc to V <sub>CC</sub> + 0.5 V dc<br>±20 mA<br>±20 mA<br>±400 mA<br>-65°C to +150°C<br>500 mW<br>+300°C<br>See MIL-STD-1835<br>+175°C | | 1.4 | Recommended operating conditions. 1/ 2/ 3/ | | | | Supply voltage range ( $V_{CC}$ ) | +4.5 V dc to +5.5 V dc<br>+0.0 V dc to VCC<br>+0.0 V dc to VCC<br>0.8 V<br>2.0 V<br>-55°C to +125°C | | | (from $V_{IN}$ = 0.8 V to 2.0 V, 2.0 V to 0.8 V) | -24 mA<br>+24 mA | | 1.5 | Digital logic testing for device classes Q and V. | | | | Fault coverage measurement of manufacturing logic tests (MIL-STD-883, test method 5012) | XX percent 4/ | Values will be added when they become available from the qualified source. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-92181 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 3 | Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. The maximum junction temperature may be exceeded for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883. Unless otherwise specified, all voltages are referenced to GND. <u>2</u>/ The limits for the parameters specified herein shall apply over the full specified $V_{CC}$ range and case temperature range of -55°C to +125°C. ### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specifications, standards, bulletin, and handbook</u>. Unless otherwise specified, the following specifications, standards, bulletin, and handbook of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein. ### **SPECIFICATIONS** MILITARY MIL-M-38510 - Microcircuits, General Specification for. MIL-I-38535 Integrated Circuits, Manufacturing, General Specification for. #### **STANDARDS** MILITARY MIL-STD-480 Configuration Control-Engineering Changes, Deviations and Waivers. MIL-STD-883 Test Methods and Procedures for Microelectronics. MIL-STD-1835 Microcircuit Case Outlines. ### BULLETIN MILITARY MIL-BUL-103 - List of Standardized Military Drawings (SMD's). ### **HANDBOOK** MILITARY MIL-HDBK-780 Standardized Military Drawings. (Copies of the specifications, standards, bulletin, and handbook required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.) 2.2 <u>Non-Government publications</u>. The following documents form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DOD adopted are those listed in the issue of the DODISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. ### ELECTRONIC INDUSTRIES ASSOCIATION (EIA) JEDEC Standard No. 17 - A Standardized Test Procedure for the Characterization of the LATCH-UP in CMOS Integrated Circuits. JEDEC Standard No. 20 - Standardized for Description of 54/74ACXXXX and 54/74ACTXXXX Advanced High-Speed CMOS Devices. (Applications for copies should be addressed to the Electronics Industries Association, 2001 Eye Street, NW. Washington, DC 20006.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents may also be available in or through libraries or other informational services.) 2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-92181 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | · | REVISION LEVEL | SHEET 4 | ### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device class M shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. The individual item requirements for device classes B and S shall be in accordance with MIL-M-38510 and as specified herein. This is a fully characterized military detail specification and is suitable for qualification of device classes B and S to the requirements of MIL-M-38510. The individual item requirements for device classes Q and V shall be in accordance with MIL-I-38535, the device manufacturer's Quality Management (QM) plan, and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-M-38510 for device classes M, B, and S and MIL-I-38535 for device classes Q and V and herein. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1. - 3.2.3 <u>Truth table</u>. The truth table shall be as specified on figure 2. - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 3. - 3.2.5 Ground bounce waveforms and test circuit. The ground bounce load circuit and waveforms shall be as specified on figure 4. - 3.2.6 <u>Switching waveforms and test circuit</u>. The switching waveforms and test circuit shall be as specified on figure 5. - 3.2.7 <u>Schematic circuits</u>. The schematic circuits shall be submitted to the preparing activity prior to the inclusion of a manufacturer's device in this drawing and shall be submitted to the qualifying activity as a prerequisite for qualification for device classes B and S. All qualified manufacturer's schematics shall be maintained and available upon request. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. Test conditions for these specified characteristics and limits are as specified in table I. For device classes B and S, a pin-for-pin conditions and testing sequence for table I parameters shall be maintained and available upon request from the qualifying activity, on qualified devices. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. Marking for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein). In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103. Marking for device classes B and S shall be in accordance with MIL-M-38510. Marking for device classes Q and V shall be in accordance with MIL-I-38535. - 3.5.1 <u>Certification/compliance mark</u>. The compliance mark for device class M shall be a "C" as required in MIL-STD-883 (see 3.1 herein). The certification mark for device classes B and S shall be a "J" or "JAN" as required in MIL-M-38510. The certification mark for device classes Q and V shall be a "QML" as required in MIL-I-38535. - 3.5.2 <u>Correctness of indexing and marking for device classes B and S</u>. For device classes B and S, all devices shall be <u>subjected</u> to the final electrical tests specified in table II after PIN marking (marked in accordance with MIL-M-38510) to verify that they are correctly indexed and identified by PIN. Optionally, an approved electrical test may be devised especially for this requirement. - 3.6 <u>Certificate of compliance</u>. For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.7.3 herein). For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.7.2 herein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device class M the requirements of MIL-STD-883 (see 3.1 herein), or for device classes Q and V, the requirements of MIL-I-38535 and the requirements herein. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-92181 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 5 | | | | TABLE I. <u>Electrical perfor</u> | mance chara | cteristi | cs. | | | | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------|---------|------|----------------|-------| | Test and<br>MIL-STD-883 test | Symbol | Test conditions unless otherwise specified $2/$ -55°C $\leq$ T <sub>C</sub> $\leq$ +125°C 4.5 V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V | Device<br>type <u>3/</u><br>and device | v <sub>cc</sub> | Group A | Lim | its <u>2</u> / | Unit | | method <u>1</u> / | | 4.5 V = V <sub>CC</sub> = 5.5 V | class | | | Min | Max | | | High level<br>output voltage<br>3006 | V <sub>OH1</sub> | For all inputs affecting output under test VIN = VIH or VIL VIH = 2.0 V VIH = 0.8 V For all other inputs VIN = VCC or GND IOH = -50 PA | All | 4.5 V | 1,2,3 | 4.40 | | V<br> | | | V <sub>ОН2</sub> | For all inputs affecting output under test VIN = VIH OF VIL VIH = 2.0 V VIH = 0.8 V For all other inputs VIN = VCC OF GND IOH = -50 MA | All | 5.5 V | 1,2,3 | 5.40 | | | | | output under test VIN - VIH or VIL VIH - 2.0 V VIL = 0.8 V For all other inputs VIN = VCC or GND IOH24 mA | VIN - VIH OR VIL VIH - 2.0 V VIL = 0.8 V For all other inputs | All | 4.5 V | 1 | 3.86 | | | | | | | | | 2,3 | 3.70 | | | | | | For all inputs affecting output under test VIN = VIH or VIL VIH = 2.0 V VIH = 0.8 V For all other inputs | All | 5.5 V | 1 | 4.86 | | | | | | VII = 0.8 V For all other inputs VIN = VCC or GND IOH = -24 mA | | | 2,3 | 4.70 | | | | | V <sub>ОН5</sub> | For all inputs affecting output under test VIN = VIH or VIL VIH = 2.0 V VI = 0.8 V For all other inputs VIN = VCC or GND IOH = -50 mA | All | 5.5 V | 1,2,3 | 3.85 | | | See footnotes at end of table. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-92181 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 6 | | Test and<br>MIL-STD-883 test | Symbol | Test conditions unless<br>otherwise specified 2/<br>-55°C ≤ T <sub>C</sub> ≤ +125°C | Device<br>type 3/ | v <sub>cc</sub> | Group A<br>subgroups | Limits <u>2</u> / | | Unit | |-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|----------------------|-------------------|------|------| | method <u>1</u> / | | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V | class | | | Min | Max | | | Low level output<br>voltage<br>3007 | V <sub>OL1</sub> | For all inputs affecting output under test VIN = VIH OR VIL VIH = 2.0 V VII = 0.8 V For all other inputs VIN = VCC OR GND IOL = 50 µA | All | 4.5 V | 1,2,3 | | 0.10 | V | | | V <sub>OL2</sub> | For all inputs affecting output under test VIN = VIH or VIL VIH = 2.0 V VIL = 0.8 V For all other inputs VIN = VCC or GND IOL = 50 µA | All | 5.5 V | 1,2,3 | | 0.10 | | | | Vol3 For all inputs affecting output under test VIN = VIH or VIL VIH = 0.8 V For all other inputs VIN = VCC or GND IOL = 24 mA VOL4 For all inputs affecting output under test VIN = VIH or VIL | output under test VIN = VIN OR VIL VIH = 2.0 V VIH = 0.8 V For all other inputs | All | 4.5 V | 1 | | 0.36 | | | | | | | | 2,3 | | 0.50 | | | | | All | 5.5 V | 1 | | 0.36 | | | | | | VIN = VIH OR VIL<br>VIH = 2.0 V<br>VIH = 0.8 V<br>For all other inputs<br>VIN = VCC or GND<br>IOL = 24 mA | | | 2,3 | | 0.50 | | | | V <sub>0L5</sub> | For all inputs affecting output under test VIN = VIH or VIL VIH = 2.0 V VIL = 0.8 V For all other inputs VIN = VCC or GND IOL = 50 mA | All | 5.5 V | 1,2,3 | | 1.65 | | See footnotes at end of table. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-92181 | |------------------------------------------------------------------------------------|-----------|----------------|------------| | | | REVISION LEVEL | SHEET 7 | | | TAI | BLE I. <u>Electrical performance</u> | characteris | tics - C | ontinued. | | | | | | |-------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------------|-----------|---------------------------------|-------------------|----------|----------------|------| | Test and<br>MIL-STD-883 test<br>method 1/ | Symbol | Test conditions unless otherwise specified $\frac{2}{}$ / -55°C $\leq$ T <sub>C</sub> $\leq$ +125°C 4.5 V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V | Device<br>type 3/<br>and device<br>class | type <u>3</u> / V <sub>CC</sub> s | | type <u>3</u> / V <sub>CC</sub> | Group A subgroups | Lim | its <u>2</u> / | Unit | | | | 4:3 V = VCC = 3:3 V | | | | Min | Max | <u> </u> | | | | Positive input<br>clamp voltage<br>3022 | V <sub>IC+</sub> | V <sub>CC</sub> = GND<br>For input under test<br>I <sub>IN</sub> = 1 mA | A11<br>B,S,Q,V | | 1 | 0.4 | 1.5 | V | | | | Negative input<br>clamp voltage<br>3022 | v <sub>IC</sub> - | V <sub>CC</sub> = Open<br>For input under test<br>I <sub>IN</sub> = -1 mA | A11<br>B,S,Q,V | | 1 | -0.4 | -1.5 | V | | | | Input current high 3010 | IH | For input under test VIN = VCC | All | 5.5 V | 1 | | 0.1 | Αμ | | | | _ | VIN = VCC<br>For all other inputs<br>VIN = VCC or GND | For <sup>1</sup> all other inputs V <sub>IN</sub> = V <sub>CC</sub> or GND | | | 2,3 | | 1.0 | <u> </u> | | | | Input current low 3009 | nput current low I I For input under t | For input under test<br> V <sub>IN</sub> = GND<br> For all other inputs | A11 5.5 | 5.5 V | 1 | | -0.1 | μΑ | | | | | | For all other inputs V <sub>IN</sub> = V <sub>CC</sub> or GND | | | 2,3 | | -1.0 | | | | | Input capacitance<br>3012 | CIN | See 4.4.1d<br>T <sub>C</sub> = +25°C | All | GND | 4 | | 10 | pF | | | | Power dissipation capacitance | C <sub>P</sub> D<br><u>5</u> | | All | 5.0 V | 4 | | 80 | pF | | | | Quiescent supply current delta, | ΔI <sub>CC</sub> | For input under test V <sub>IN</sub> = V <sub>CC</sub> - 2.1 V | All | 5.5 V | 1 | | 1.0 | mA | | | | TTL input levels<br>3005 | <u>6</u> / | V <sub>IN</sub> = V <sub>CC</sub> - 2.1 V<br>For all other inputs<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | 2,3 | | 1.6 | | | | | Quiescent supply current output | | For all inputs affecting output under test | All | 5.5 V | 1 | | 4.0 | ДA | | | | high<br>3005 | | V <sub>IN</sub> = V <sub>CC</sub> or GND | | | 2,3 | | 80 | | | | | Quiescent supply current output | I <sub>CCl</sub> | | A11 | 5.5 V | 1 | | 4.0 | μΑ | | | | low<br>3005 | | | | | 2,3 | | 80 | | | | See footnotes at end of table. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-92181 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 8 | | Test and<br>MIL-STD-883 test | Symbol | Test conditions unless otherwise specified $\underline{2}/$ -55°C $\leq$ T <sub>C</sub> $\leq$ +125°C 4.5 V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V | Device<br>type <u>3</u> /<br>and device | v <sub>cc</sub> | Group A subgroups | Li | mits <u>2</u> / | Unit | |------------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------|-------------------|-----|--------------------------|-------| | method <u>1</u> / | | 4.5 V < V <sub>CC</sub> < 5.5 V | class | | | Min | Max | | | Low level ground bounce noise | V <sub>OLP</sub> | V <sub>IH</sub> = 3.0 V<br>VIL = 0.0 V<br>TA = +25 °C<br>See figure 4 | All | 5.0 V | 4 | _ | 1500 | mV | | Low level<br>ground bounce<br>noise | v <sub>OLV</sub> | - | All | 5.0 V | 4 | | -1200 | mV | | High level V <sub>CC</sub> bounce noise | V <sub>OHP</sub> | | All | 5.0 V | 4 | | V <sub>QH</sub><br>+1000 | mV | | High level V <sub>CC</sub> bounce noise | v <sub>ону</sub><br><u>z</u> / | | All | 5.0 V | 4 | | V0H<br>-1000 | mV | | Latch-up input/<br>output over-<br>voltage | Icc<br>(0/v1) | t <sub>w</sub> ≥ 100 μs<br>t <sub>cool</sub> ≥ t <sub>w</sub><br>5 μs ≤ t <sub>r</sub> ≤ 5 ms<br>V μs = 6.0 V<br>V <sub>CCQ</sub> = 5.5 V<br>V <sub>over</sub> = 10.5 V | All<br>B,S,Q,V | 5.5 V | 2 | | 200 | mA | | Latch-up input/<br>output positive<br>over-current | I <sub>CC</sub><br>(0/I1+) | t <sub>W</sub> ≥ 100 μs<br>t <sub>COO</sub> | A11<br>B,S,Q,V | 5.5 V | 2 | | 200 | mA | | Latch-up input/<br>output negative<br>over-current | I <sub>CC</sub> (0/I1-) | $t_{W} \ge 100 \mu s$ $t_{COO}^{0} \ge t_{W}$ $5 \mu S \le t_{r} \le 5 ms$ $5 \mu S \le t_{f} \le 5 ms$ $V test = 6.0 V$ $V CCQ = 5.5 V$ $V trigger = -120 mA$ | All<br>B,S,Q,V | 5.5 V | 2 | | 200 | mA | | Latch-up supply<br>over-voltage | I <sub>CC</sub> (0/v2) | t <sub>w</sub> ≥ 100 μs<br>tcool ≥ t <sub>w</sub><br>5 μS ≤ t <sub>r</sub> ≤ 5 ms<br>5 μs ≤ t <sub>f</sub> ≤ 5 ms<br>V = 6.0 V<br>Vtest = 5.5 V<br>VCCQ = 9.0 V | All<br>B,S,Q,V | 5.5 V | 2 | | 100 | mA | | See footnotes at end | of table. | | | | | | | | | MII | STANDARI<br>LITARY I | DRAWING | SIZE | | | | 5962- | 92181 | | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | | | REV | ISION LE | VFI | SHEET | | | TARI F | T | Flectrical | performance | characteristics | _ | Continued | |--------|----|-------------|----------------|------------------|---|--------------| | INDLE | 1. | Electi ital | Del Tot liance | character istics | _ | CONT. HINGU. | | Test and<br>MIL-STD-883 test | Symbol | Test conditions unless otherwise specified $\underline{2}/$ -55°C $\leq$ T <sub>C</sub> $\leq$ +125°C | Device<br>type <u>3</u> /<br>and device | v <sub>cc</sub> | Group A<br>subgroups | Lim | its <u>2</u> / | Unit | |-----------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------|----------------------|-----|----------------|------| | method <u>1</u> / | | 4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V | class | | | Min | Max_ | | | Truth table test<br>output voltage<br>3014 | <u>9</u> / | VIL - 0.8 V<br>VIH - 2.0 V<br>Verify output V <sub>O</sub> | All | 4.5 V | 7,8 | l. | н | | | | | | All | 5.5 V | 7,8 | L | H<br>H | | | Propagation delay<br>time, data to | t <sub>PHL</sub> , | C <sub>L</sub> = 50 pF minimum<br>R <sub>I</sub> = 500Ω | A11<br>B,S,Q,V | 4.5 V | 9,11 | 1.0 | 8.5 | ns | | output; A <sub>n</sub> , B <sub>n</sub> to 0 <sub>n</sub> | 10/ | See figure 5 | | | 10 | 1.0 | 9.5 | | | 3003 | | | All<br>M | | 9 | 1.0 | 8.5 | | | | | | | | 10,11 | 1.0 | 9.5 | | | Output skew<br>3003 | tOSHL'<br>tOSLH<br>11/ | C <sub>L</sub> = 50 pF minimum<br>R <sub>L</sub> = 500Ω<br>See figure 5 | All | 4.5 V | 9,10,11 | | 1.0 | ns | - $\underline{I}$ / For tests not listed in the referenced MIL-STD-883 (e.g. $\Delta I_{CC}$ ), utilize the general test procedure under the conditions listed herein. All inputs and outputs shall be tested, as applicable, to the tests in table I herein. - Each input/output, as applicable shall be tested at the specified temperature for the specified limits. The $V_{IH}$ minimum and $V_{IL}$ maximum thresholds for any input that may affect the logic state of the output under test shall be verified during each $V_{OI}$ and $V_{OH}$ test. On some devices, this will require repeating the same $V_{OL}$ and $V_{OH}$ tests multiple times to verify all input thresholds. Output terminals not designated shall be high level logic, low level logic, or open, except as follows: - a. $V_{IC}$ (pos) tests, the GND terminal can be open. $T_{C} = +25$ °C. - b. $V_{IC}$ (neg) tests, the $V_{CC}$ terminal shall be open. $T_{C}$ = +25°C. - c. All $I_{CC}$ and $\Delta I_{CC}$ tests, the output terminal shall be open. When performing these tests, the current meter shall be placed in the circuit such that all current flows through the meter. Additional detailed information on qualified devices (i.e., pin for pin conditions and testing sequence) is available from the qualifying activity (DESC-EQM) upon request. For negative and positive voltage and current values: The sign designates the potential difference in reference to GND and the direction of current flow respectively; and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein. Devices shall meet or exceed the limits specified in table I if tested at 4.5 V $\leq$ V<sub>CC</sub> $\leq$ 5.5 V. - 3/ Unless otherwise specified, the word "All" in the device type and device class column means the test is for all device types and classes. - Transmission driving tests are performed at $V_{CC} = 5.5 \text{ V}$ dc with a 2 ms duration maximum. This test may be performed using $V_{IN} = V_{CC}$ or GND. When $V_{IN} = C_{CC}$ or GND is used, the test is guaranteed for $V_{IN} = 2.0 \text{ V}$ or 0.8 V. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-92181 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 10 | ### TABLE I. Electrical performance characteristics - Continued. - 5/ Power dissipation capacitance ( $C_{pD}$ ) determines the power consumption, $P_D = (C_{pD} + C_L) (V_{CC} \times V_{CC})f + (I_{CC} V_{$ - 6/ This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>. This test may be performed either one input at a time (preferred method) or with all input pins simultaneously at V<sub>IN</sub> = V<sub>CC</sub> -2.1 V (alternate method). Classes B, S, Q, and V shall use the preferred method. When the test is performed using the alternate test method: the maximum limits is equal to the number of inputs at a high TTL input level times 1.0 mA or 1.6 mA, as applicable; and the preferred method and limits are guaranteed. - This test is for qualification only. Ground and $V_{CC}$ bounce tests are performed on a non-switching (quiescent) output and are used to measure the magnitude of induced noise caused by other simultaneously switching outputs. The test is performed on a low noise bench test fixture. For the device under test, all outputs shall be loaded with 500 $\Omega$ of load resistance and a minimum of 50 pF of load capacitance (see figure 4). Only chip capacitors and resistors shall be used. The output load components shall be located as close as possible to the device outputs. It is suggested, that whenever possible, this distance be kept to less than .25 inches. Decoupling capacitors shall be placed in parallel from $V_{CC}$ to ground. The values of these decoupling capacitors shall be determined by the device manufacturer. The low and high level ground and $V_{CC}$ bounce noise is measured at the quiet output using a 1 GHz minimum bandwidth oscilloscope with a 50 $\Omega$ input impedance. The device inputs shall be conditioned such that all outputs are at a high nominal $V_{OH}$ level. The device inputs shall then be conditioned such that they switch simultaneously and the output under test remains at $V_{OH}$ as all other outputs possible are switched from $V_{OH}$ to $V_{OL}$ . $V_{OHV}$ and $V_{OHP}$ are then measured from the nominal $V_{OH}$ level to the largest negative and positive peaks, respectively (see figure 4). This is then repeated with the same outputs not under test switching from $V_{OH}$ to $V_{OH}$ . The device inputs shall be conditioned such that all outputs are at a low nominal $V_{OL}$ level. The device inputs shall then be conditioned such that they switch simultaneously and the output under test remains at $V_{OL}$ as all other outputs possible are switched from $V_{OL}$ to $V_{OL}$ . $V_{OL}$ and $V_{OL}$ are then measured from the nominal $V_{OL}$ level to the largest positive and negative peaks, respectively (see figure 4). This is then repeated with the same outputs not under test switching from $V_{OH}$ to $V_{OL}$ . - $\underline{8}$ / See JEDEC STD. 17 for electrically induced latch-up test methods and procedures. The values listed for $V_{trigger}$ and $V_{over}$ , are to be accurate within $\pm 5$ percent. - 9/ Tests shall be performed in sequence, attributes data only. Functional tests shall include the truth table and other logic patterns used for fault detection. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 2 herein. Functional tests shall be performed in sequence as approved by the qualifying activity on qualified devices. H ≥ 2.5 V, L < 2.5 V. - AC limits at $V_{CC}$ = 5.5 V are equal to the limits at $V_{CC}$ = 4.5 V and guaranteed by testing at $V_{CC}$ = 4.5 V. Minimum propagation delay time limits for $V_{CC}$ = 5.5 V are 1.0 ns and guaranteed by guard-banding the $V_{CC}$ = 4.5 V minimum limits to 1.5 ns. For propagation delay tests, all paths must be tested. - 11/ This parameter is guaranteed, if not tested, to the limits specified in Table I herein. Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either high-to-low (t<sub>OSHL</sub>) or low-to-high (t<sub>OSLH</sub>). | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-92181 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 11 | | Device type | 0 | 1 | | |-----------------|-----------------|-----------------|--| | Case outlines | C, D | 2 | | | Terminal number | Terminal symbol | | | | 1 | 01 | NC | | | 2 | 111 | 01 | | | 3 | 211 | 111 | | | 4 | 02 | 211 | | | 5 | 112 | NC | | | 6 | 212 | 02 | | | 7 | GND | NC | | | 8 | 113 | 112 | | | 9 | 213 | 212 | | | 10 | 03 | GND | | | 11 | 114 | NC | | | 12 | 214 | 114 | | | 13 | 04 | 214 | | | 14 | vcc | 04 | | | 15 | | NC | | | 16 | | 113 | | | 17 | | NC | | | 18 | | 213 | | | 19 | | 03 | | | 20 | | v <sub>CC</sub> | | | Pin descriptions | | | | |------------------------------|---------------------|--|--| | Terminal symbol | Description | | | | mIn (m = 1 to 2, n = 1 to 4) | Data inputs | | | | On (n = 1 to 4) | Outputs (inverting) | | | FIGURE 1. Terminal connections. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-92181 | |------------------------------------------------------------------------------------|-----------|----------------|------------| | | | REVISION LEVEL | SHEET 12 | | Device type 01 | | | | |----------------|--------|------------|--| | Inp | Output | | | | 1In | 2In | <b>O</b> n | | | L | L | H | | | L | H | L | | | Н | L | L | | | H | Н | Ĺ | | H = High voltage level L = Low voltage level FIGURE 2. <u>Truth table</u>. FIGURE 3. Logic diagram. | STANDARDIZED MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-92181 | |------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 13 | ## NOTES: - 1. C<sub>1</sub> includes a 47 pF chip capacitor (-0 percent, +20 percent) and at least 3 pF of equivalent capacitance from the test jig and probe. - 2. $R_1 = 450\Omega \pm 1$ percent, chip resistor in series with a $50\Omega$ termination. For monitored outputs, the $50\Omega$ termination shall be the $50\Omega$ characteristic impedance of the coaxial connector to the oscilloscope. 3. Input signal to the device under test: - a. V<sub>IN</sub> = 0.0 V to 3.0 V; duty cycle = 50 percent; f<sub>IN</sub> ≥ 1 MHz. b. t<sub>r</sub>. t<sub>f</sub> = 3 ns ±1.0 ns. For input signal generators incapable of maintaining these values of t<sub>r</sub> and t<sub>f</sub>, the 3.0 ns limit may be increased up to 10 ns, as needed, maintaining the ±1.0 ns tolerance and guaranteeing the results at 3.0 ns ±1.0 ns; skew between any two switching inputs signals (t<sub>sk</sub>): ≤ 250 ps. FIGURE 4. Ground bounce waveforms and test circuit. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-92181 | |------------------------------------------------------|-----------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>14 | minimum or equivalent (includes test jig and probe capacitance). equivalent. equivalent. If from pulse generator: $V_{IN} = 0.0 \text{ V}$ to 3.0 V; PRR $\leq 10 \text{ MHz}$ ; $t_r \leq 3 \text{ ns}$ ; $t_f \leq 3 \text{ ns}$ ; duty cycle = 50%. The second FIGURE 5. Switching waveforms and test circuit. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-92181 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 15 | - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device class M in MIL-STD-883 (see 3.1 herein) or device classes B and S in MIL-M-38510 or for device classes Q and V in MIL-I-38535 shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DESC-EC of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-480. - 3.9 <u>Verification and review for device class M.</u> For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device classes M, B, and S</u>. Device classes M, B, and S devices covered by this drawing shall be in microcircuit group number 39 (see MIL-M-38510, appendix E). - 3.11 <u>Serialization for device class S</u>. All device class S devices shall be serialized in accordance with MIL-M-38510. - 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device class M, sampling and inspection procedures shall be in accordance with section 4 of MIL-M-38510 to the extent specified in MIL-STD-883 (see 3.1 herein). For device class B, sampling and inspection procedures shall be in accordance with MIL-M-38510 and method 5005 of MIL-STD-883, except as modified herein. For device class S, sampling and inspection procedures shall be in accordance with MIL-M-38510, and methods 5005 and 5007 of MIL-STD-883, except as modified herein. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-I-38535 and the device manufacturer's QM plan. - 4.1.1 <u>Burn-in and life test circuits</u>. For device classes B and S, the burn-in and life test circuits shall be constructed so that the devices are stressed at the maximum operating conditions stated in 4.2.1a(5) or 4.2.1a(6) as applicable, or equivalent as approved by the qualifying activity. - 4.2 <u>Screening</u>. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device classes B and S, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to qualification and quality conformance inspection. For device classes Q and V, screening shall be in accordance with MIL-I-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. The following additional criteria shall apply. - 4.2.1 Additional criteria for device classes M, B, and S. - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition A, B, C or D. For device class M, the test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For device classes B and S, the test circuit shall be submitted to the qualifying activity. For device classes M, B, and S, the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (2) $T_{\Delta} = +125$ °C, minimum. - (3) Delete the sequence specified in 3.1.10 through 3.1.14 of method 5004 and substitute the first 7 test requirements of table II herein. - (4) For device class M, unless otherwise specified, the requirements for device class B in method 1015 of MIL-STD-883 shall be followed. - (5) Static burn-in, device classes B and S, test condition A, test method 1015 of MIL-STD-883. The test duration for each static test shall be 24 hours minimum for class S devices and in accordance with table I of method 1015 for class B devices. - (a) For static burn-in I, all inputs shall be connected to GND. Outputs may be open or connected to $V_{CC}/2$ ±0.5 V. Resistors R1 are optional on both inputs and open outputs, and required on outputs connected to $V_{CC}/2$ ±0.5 V. R1 = 220 $\Omega$ to 47 k $\Omega$ . | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-92181 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 16 | - (b) For static burn-in II, all inputs shall be connected through the R1 resistors to $V_{CC}$ . Outputs may be open or connected to $V_{CC}/2 \pm 0.5 \text{ V}$ . Resistors R1 are optional on open outputs, and required on outputs connected to $V_{CC}/2 \pm 0.5 \text{ V}$ . R1 = 220 $\Omega$ to 47 k $\Omega$ . - (c) $V_{CC} = 5.5 \text{ V} + 0.5 \text{ V}, -0.00 \text{ V}.$ - (6) Dynamic burn-in, device classes B and S, test condition D, method 1015 of MIL-STD-883. - (a) Input resistors = $220\Omega$ to 2 k $\Omega$ ±20 percent. - (b) Output resistors = 220Ω ±20 percent. - (c) $V_{CC} = 5.5 \text{ V} + 0.5 \text{ V}, -0.00 \text{ V}.$ - (d) All inputs shall be connected through the resistors in parallel to a common clock pulse (CP). Outputs shall be connected to $V_{\rm CC}/2$ ±0.5 V through the resistors. - (e) CP = 25 kHz to 1 MHz square wave; duty cycle = 50 percent ±15 percent; $V_{IH}$ = 4.5 V to $V_{CC}$ , $V_{IL}$ = 0 V ±0.5 V; $t_r$ , $t_f$ ≤ 100 ns. - b. Interim and final electrical test parameters shall be as specified in table II herein. - c. For class S devices, post dynamic burn-in, or class B devices, post static burn-in, electrical parameter measurements may, at the manufacturer's option, be performed separately or included in the final electrical parameter requirements. #### 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535 and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - b. Interim and final electrical test parameters shall be as specified in table II herein. - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-I-38535. # 4.2.3 Percent defective allowable (PDA). - a. The PDA for class S devices shall be 5 percent for static burn-in and 5 percent for dynamic burn-in, based on the exact number of devices submitted to each separate burn-in. - b. Static burn-in I and II failures shall be cumulative for determining the PDA. - c. The PDA for class B devices shall be in accordance with MIL-M-38510 for static burn-in. Dynamic burn-in is not required. - d. The PDA for class M devices shall be in accordance with MIL-M-38510 for static burn-in and dynamic burn-in. - e. Those devices whose measured characteristics, after burn-in, exceed the specified delta limits or electrical parameter limits specified in table I, subgroup 1, are defective and shall be removed from the lot. The verified number of failed devices times 100 divided by the total number of devices in the lot initially submitted to burn-in shall be used to determine the percent defective for the lot and the lot shall be accepted or rejected based on the specified PDA. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-92181 | |------------------------------------------------------------------------------------|------------------|----------------|------------| | | | REVISION LEVEL | SHEET 17 | ### TABLE II. Electrical test requirements. | Test requirements, MIL-STD-883<br>test method (one part - one | (per | Subgroups $\frac{1}{2}$ (per method 5005, table I) | | | ps <u>1</u> /<br>335, table III) | |---------------------------------------------------------------|----------------------------|----------------------------------------------------|----------------------------------|---------------------------------------------|----------------------------------| | part number reference paragraph) | Device<br>class M | Device<br>class B <u>2</u> / | Device<br>class S <u>2</u> / | Device<br>class Q | Device<br>class V | | Interim electrical parameters,<br>method 5004 | | 1 | 1 | 1 | 1 | | Static burn-in I, method 1015<br>(4.2.1a) | 3/ | Not<br>required | Required 4/ | Not<br>required | Required<br><u>4</u> / | | Interim electrical parameters,<br>method 5004 (4.2.1b) | | | 1 <u>5</u> / | , | 1 <u>5</u> / | | Static burn-in II, method 1015<br>(4.2.1a) | 3/ | Required<br><u>6</u> / | Required 4/ | Required<br><u>6</u> / | Required <u>4</u> / | | Interim electrical parameters,<br>method 5004 (4.2.1b) | | 1 <u>2</u> / <u>5</u> / | 1 <u>2</u> / <u>5</u> / | 1 <u>2</u> / <u>5</u> / | 1 2/5/ | | Dynamic burn-in I, method 1015 (4.2.1a) | <u>3</u> / | Not<br>required | Required <u>4</u> / | Not<br>required | Required <u>4</u> / | | Interim electrical parameters,<br>method 5004 (4.2.1b) | | | 1 <u>5</u> / | | 1 <u>5</u> / | | Final electrical parameters,<br>method 5004 | 1,2,3,<br>7,8,9 <u>2</u> / | 1,2,7,9<br><u>2</u> / <u>6</u> / | 1,2,7.9<br><u>2</u> / | 1,2,3,7,8,9,<br>10,11 <u>2</u> / <u>6</u> / | 1,2,3,7,8,9,<br>10,11 <u>2</u> / | | Group A test requirements,<br>method 5005 (4.4.1) | 1,2,3,4,7,<br>8,9,10,11 | 1,2,3,4,7,<br>8,9,10,11 | 1,2,3,4,7,<br>8,9,10,11 | 1,2,3,4,7,<br>8,9,10,11 | 1,2,3,4,7,<br>8,9,10,11 | | Group B end-point electrical parameters, method 5005 (4.4.2) | | | 1,2,3,7,8,<br>9,10,11 <u>5</u> / | | | | Group C end-point electrical parameters, method 5005 (4.4.3) | 1,2,3 | 1,2 <u>5</u> / | | 1,2,3 <u>5</u> / | 1,2,3,7,8,<br>9,10,11 <u>5</u> / | | Group D end-point electrical parameters, method 5005 (4.4.4) | 1,2,3 | 1,2 | 1,2,3 | 1,2,3 | 1,2,3 | | Group E end-point electrical parameters, method 5005 (4.4.5) | 1,7,9 | 1,7,9 | 1,7,9 | 1,7,9 | 1,7,9 | - 1/ Blank spaces indicate tests are not applicable. - PDA applies to subgroup 1 (see 4.2.3). For device classes S and V, PDA applies to subgroups 1 and 7 (see 4.2.3). - 3/ The required test condition used for burn-in shall be that submitted to DESC-EC with the certificate of compliance, see 4.2.1a herein. - 4/ On all class S lots, the device manufacturer shall maintain read-and-record data (as a minimum on disk) for burn-in electrical parameters (group A, subgroup 1), in accordance with test method 5004 of MIL-STD-883. For preburn-in and interim electrical parameters the read-and-record requirements are for delta measurements only. - 5/ Delta limits shall be required only on table I, subgroup 1. The delta values shall be computed with reference to the previous interim electrical parameters. The delta limits are specified in table III. - 6/ The device manufacturer may at his option either complete subgroup 1 electrical parameter measurements, including delta measurements, within 96 hours after burn-in completion (removal of bias; or may complete subgroup 1 electrical measurements without delta measurements within 24 hours after burn-in completion (removal of bias). When the manufacturer elects to perform the subgroup 1 electrical parameter measurements without delta measurements, there is no requirement to perform the pre-burn-in electrical tests (first interim electrical parameters test in table II). | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-92181 | |---------------------------------------------------------------------------------------|-----------|----------------|------------| | | | REVISION LEVEL | SHEET 18 | ### Delta limits at +25°C. | Parameter <u>1</u> / | Device types | Limits | |----------------------|--------------|---------| | ICCL, ICCH, ICCZ | All | ±100 nA | 1/ The parameters shall be recorded before and after the required burn-in and life tests to determine delta limits. ### 4.3 Qualification inspection. - 4.3.1 <u>Qualification inspection for device classes B and S.</u> Qualification inspection for device classes B and S shall be in accordance with MIL-M-38510. Inspections to be performed shall be those specified in method 5005 of MIL-STO-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). - 4.3.2 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-I-38535. Inspections to be performed shall be those specified in MIL-I-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). - 4.3.3 <u>Electrostatic discharge sensitivity qualification inspection</u>. Electrostatic discharge sensitivity (ESDS) testing shall be performed in accordance with MIL-STD-883, method 3015. ESDS testing shall be measured only for initial qualification and after process or design changes which may affect ESDS classification. - 4.4 <u>Conformance inspection</u>. Quality conformance inspection for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein) and as specified herein. Quality conformance inspection for device classes B and S shall be in accordance with MIL-M-38510 and as specified herein. Inspections to be performed for device classes M, B, and S shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). Technology conformance inspection for classes Q and V shall be in accordance with MIL-I-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-I-38535 permits alternate in-line control testing. ### 4.4.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. Latch-up tests are required for all device classes. These tests shall be performed only for initial qualification and after process or design changes which may affect the performance of the device. Latch-up tests shall be considered destructive. Test all applicable pins on five devices with zero failures. - c. Ground and V<sub>CC</sub> bounce tests are required for all device classes. These tests shall be performed only for initial qualification, after process or design changes which may affect the performance of the device, and any changes to the test fixture. V<sub>OLP</sub>, V<sub>OLP</sub>, V<sub>OLP</sub>, and V<sub>OHP</sub> shall be measured for the worst case outputs of the device. All other outputs shall be guaranteed, if not tested, to limits established for the worst case outputs. The worst case outputs tested are to be determined by the manufacturer. Test 5 devices assembled in the worst case package type supplied to this document. All other package types shall be guaranteed, if not tested, to limits established for the worst case package. The package type to be tested shall be determined by the manufacturer. The device manufacturer will submit to DESC data that shall include all measured peak values for each device tested and detailed oscilloscope plots for each V<sub>OLP</sub>, V<sub>OLY</sub>, V<sub>OLY</sub>, and V<sub>OLY</sub> from one sample part per function. The plot shall contain the waveforms of both a switching output and the output under test. Each device manufacturer shall test product on the fixtures they currently use. When a new fixture is used, the device manufacturer shall inform DESC-EC of this change and test the 5 devices on both the new and old test fixtures. The device manufacturer shall then submit to DESC-EC data from testing on both fixtures, that shall include all measured peak values for each device tested and detailed oscilloscope plots for each $v_{OLP}$ , $v_{OLP}$ , $v_{OLP}$ , and $v_{OLP}$ from one sample part per function. The plot shall contain the waveforms of both a switching output and the output under test. d. $C_{IN}$ and $C_{PD}$ shall be measured only for initial qualification and after process or design changes which may affect capacitance. $C_{IN}$ shall be measured between the designated terminal and GND at a frequency of 1 MHz. $C_{PD}$ shall be tested in accordance with the latest revision of JEDEC Standard No. 20 and table I herein. For $C_{IN}$ and $C_{PD}$ , test all applicable pins on five devices with zero failures. | STANDARDIZED MILITARY DRAWING | SIZE<br><b>A</b> | | 5962-92181 | |------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 19 | - e. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table in figure 2 herein. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 2 herein. For device classes B and S, subgroups 7 and 8 tests shall be sufficient to verify the truth table as approved by the qualifying activity. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - 4.4.2 <u>Group B inspection.</u> The group B inspection end-point electrical parameters shall be as specified in table II herein and as follows. - a. Class S steady-state life (accelerated) shall be conducted using test condition D of method 1005 of MIL-STD-883 and the circuit described in 4.2.1a(6) herein, or equivalent as approved by the qualifying activity. For device class S steady-state life tests, the test circuit shall be submitted to the qualifying activity. - b. End-point electrical parameters shall be as specified in table II herein. Delta limits shall apply only to subgroup 5 of group B inspections and shall consist of tests specified in table III herein. - 4.4.3 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.3.1 Additional criteria for device classes M and B. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. End-point electrical parameters shall be as specified in table II herein. Delta limits shall apply only to subgroup 1 of group C inspection and shall consist of tests specified in table III herein. - b. Steady-state life test conditions, method 1005 of MIL-STD-883: - (1) Test condition A, B, C or D. For device class M, the test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For device class B, the test circuit shall be submitted to the qualifying activity. For device classes M and B, the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (2) $T_{\Delta} = +125^{\circ}C$ , minimum. - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.3.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's TRB in accordance with MIL-I-38535 and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - 4.4.4 <u>Group D inspection</u>. Group D inspection shall be in accordance with table IV of method 5005 of MIL-STD-883. End-point electrical parameters shall be as specified in table II herein. - 4.4.5 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes B, S, Q, and V shall be M, D, R, and H and for device class M shall be M and D. - a. End-point electrical parameters shall be as specified in table II herein. - b. For device classes M, B, and S, the devices shall be subjected to radiation hardness assured tests as specified in MIL-M-38510 for the RHA level being tested. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-M-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as specified in table I at $T_{\Delta}$ = +25°C, after exposure, to the subgroups specified in table II herein. - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-92181 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 20 | - 4.5 Methods of inspection. Methods of inspection shall be specified as follows: - 4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit GND terminal. Currents given are conventional current and positive when flowing into the referenced terminal. - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-M-38510 for device classes M, B, and S and MIL-I-38535 for device classes Q and V. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 Substitutability. Device classes B and Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-481 using DD Form 1693, Engineering Change Proposal (Short Form). - 6.3 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a <u>system application</u> requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444, or telephone (513) 296-5377. - 6.5 Abbreviations, symbols, and definitions. The abbreviations, symbols, and definitions used herein are defined in MIL-M-38510 and MIL-STD-1331, and as follows: - - - - Ground zero voltage potential. Quiescent supply current. I Input current low. Input current high. Case temperature. Ambient temperature. Positive supply voltage. CIN Input terminal-to-GND capacitance. Power dissipation capacitance. Positive input clamp voltage. Negative input clamp voltage. Trigger duration (width). Latch-up over-voltage. 0/I - - - - - - - - Latch-up over-current. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-92181 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 21 | 6.6 One part - one part number system. The one part - one part number system described below has been developed to allow for transitions between identical generic devices covered by the four major microcircuit requirements documents (MIL-M-38510, MIL-H-38534, MIL-I-38535, and 1.2.1 of MIL-STD-883) without the necessity for the generation of unique PIN's. The four military requirements documents represent different class levels, and previously when a device manufacturer upgraded military product from one class level to another, the benefits of the upgraded product were unavailable to the Original Equipment Manufacturer (OEM), that was contractually locked into the original unique PIN. By establishing a one part number system covering all four documents, the OEM can acquire to the highest class level available for a given generic device to meet system needs without modifying the original contract parts selection criteria. | Military documentation format | Example PIN under new system | Manufacturing source listing | Document<br>listing | |-----------------------------------------------------------------------|------------------------------|------------------------------|---------------------| | New MIL-M-38510 Military Detail<br>Specifications (in the SMD format) | 5962-XXXXXZZ(B or S)YY | QPL-38510<br>(Part 1 or 2) | MIL-BUL-103 | | New MIL-H-38534 Standardized Military<br>Drawings | 5962-XXXXXZZ(H or K)YY | QML-38534 | MIL-BUL-103 | | New MIL-I-38535 Standardized Military<br>Drawings | 5962-XXXXXZZ(Q or V)YY | QML-38535 | MIL-BUL-103 | | New 1.2.1 of MIL-STD-883 Standardized<br>Military Drawings | 5962-XXXXXZZ(M)YY | MIL-BUL-103 | MIL-BUL-103 | - 6.7 Sources of supply. - 6.7.1 <u>Sources of supply for device classes B and S</u>. Sources of supply for device classes B and S are listed in QPL-38510. - 6.7.2 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DESC-EC and have agreed to this drawing. - 6.7.3 Approved sources of supply for device class M. Approved sources of supply for class M are listed in MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-EC. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-92181 | |------------------------------------------------------------------------------------|-----------|----------------|------------| | | | REVISION LEVEL | SHEET 22 | ## STANDARDIZED MILITARY DRAWING SOURCE APPROVAL BULLETIN DATE: 93-06-07 Approved sources of supply for SMD 5962-92181 are listed below for immediate acquisition only and shall be added to MIL-BUL-103 during the next revision. MIL-BUL-103 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DESC-EC. This bulletin is superseded by the next dated revision of MIL-BUL-103. | Standardized<br>military drawing<br>PIN | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>1</u> / | |-----------------------------------------|--------------------------|-------------------------------------| | 5962-9218101MCX | 27014 | 54ACTQ02DMQB | | 5962-9218101MDX | 27014 | 54ACTQ02FMQB | | 5962-9218101M2X | 27014 | 54ACTQ02LMQB | <u>1</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. Vendor CAGE number 27014 Vendor name and address National Semiconductor 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090 Point-of-contact: 333 Western Avenue South Portland, ME 04106 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.