# 120 dB, 192 kHz, Multi-Bit Audio A/D Converter #### **Features** - ♦ Advanced Multi-bit Delta-Sigma Architecture - ♦ 24-bit Conversion - ♦ 120 dB Dynamic Range - Supports All Audio Sample Rates Including 192 kHz - ♦ 260 mW Power Consumption - ♦ High-Pass Filter or DC Offset Calibration - ♦ Supports Logic Levels between 5 and 2.5 V - ♦ Differential Analog Architecture - Low-Latency Digital Filtering - Overflow Detection - ♦ Pin-Compatible with the CS5361 ### **General Description** The CS5381 is a complete analog-to-digital converter for digital audio systems. It performs sampling, analog-to-digital conversion, and anti-alias filtering - generating 24-bit values for both left and right inputs in serial form at sample rates up to 216 kHz per channel. The CS5381 uses a 5th-order, multi-bit delta-sigma modulator followed by digital filtering and decimation, which removes the need for an external anti-alias filter. The ADC uses a differential architecture which provides excellent noise rejection. The CS5381 is available in 24-pin TSSOP and SOIC packages for Commercial grade (-10° to +70° C). The CDB5381 Customer Demonstration board is also available for device evaluation and implementation suggestions. Please refer to the "Ordering Information" on page 22. The CS5381 is ideal for audio systems requiring wide dynamic range, negligible distortion, and low noise such as A/V receivers, DVD-R, CD-R, digital mixing consoles, and effects processors. # TABLE OF CONTENTS | 1. PIN DESCRIPTIONS | | |-------------------------------------------------|----| | 2. CHARACTERISTICS AND SPECIFICATIONS | 5 | | SPECIFIED OPERATING CONDITIONS | 5 | | ABSOLUTE MAXIMUM RATINGS | 5 | | ANALOG CHARACTERISTICS (CS5381-KSZ/-KZZ) | 6 | | DIGITAL FILTER CHARACTERISTICS | 7 | | SWITCHING CHARACTERISTICS - SERIAL AUDIO PORT | 10 | | DC ELECTRICAL CHARACTERISTICS | 13 | | DIGITAL CHARACTERISTICS | | | THERMAL CHARACTERISTICS | | | TYPICAL CONNECTION DIAGRAM | 13 | | 3. APPLICATIONS | 15 | | 3.1 Operational Mode/Sample Rate Range Select | 15 | | 3.2 System Clocking | | | 3.2.1 Master Mode | 15 | | 3.2.2 Slave Mode | 16 | | 3.3 Power-Up Sequence | 16 | | 3.4 Analog Connections | 16 | | 3.5 High-Pass Filter and DC Offset Calibration | | | 3.6 Overflow Detection | 18 | | 3.6.1 OVFL Configuration | 18 | | 3.6.2 OVFL Output Timing | 18 | | 3.7 Grounding and Power Supply Decoupling | 18 | | 3.8 Synchronization of Multiple Devices | | | 3.9 Capacitor Size on the Reference Pin (FILT+) | | | 4. PACKAGE DIMENSIONS | | | 6. REVISION HISTORY | 23 | # LIST OF FIGURES | | Figure 1. Single-Speed Mode Stopband Rejection | 8 | |------|--------------------------------------------------------|----| | | Figure 2. Single-Speed Mode Transition Band | 8 | | | Figure 3. Single-Speed Mode Transition Band (Detail) | 8 | | | Figure 4. Single-Speed Mode Passband Ripple | | | | Figure 5. Double-Speed Mode Stopband Rejection | 8 | | | Figure 6. Double-Speed Mode Transition Band | 8 | | | Figure 7. Double-Speed Mode Transition Band (Detail) | 9 | | | Figure 8. Double-Speed Mode Passband Ripple | 9 | | | Figure 9. Quad-Speed Mode Stopband Rejection | 9 | | | Figure 10. Quad-Speed Mode Transition Band | 9 | | | Figure 11. Quad-Speed Mode Transition Band (Detail) | 9 | | | Figure 12. Quad-Speed Mode Passband Ripple | 9 | | | Figure 13. Master Mode, Left-Justified SAI | 11 | | | Figure 14. Slave Mode, Left-Justified SAI | | | | Figure 15. Master Mode, I2S SAI | 11 | | | Figure 16. Slave Mode, I <sup>2</sup> S SAI | | | | Figure 17. OVFL Output Timing | | | | Figure 18. Left-Justified Serial Audio Interface | | | | Figure 19. I <sup>2</sup> S Serial Audio Interface | | | | Figure 20. OVFL Output Timing, I <sup>2</sup> S Format | | | | Figure 21. OVFL Output Timing, Left-Justified Format | | | | Figure 22. Typical Connection Diagram | | | | Figure 23. CS5381 Master Mode Clocking | | | | Figure 24. Recommended Analog Input Buffer | | | | Figure 25. CS5381 THD + N versus Frequency | 19 | | | | | | LIST | OF TABLES | | | | Table 1. CS5381 Mode Control | | | | Table 2. CS5381 Common Master Clock Frequencies | 16 | | | Table 3. CS5381 Slave Mode Clock Ratios | 16 | | | Table 4 Revision History | 2 | # 1. PIN DESCRIPTIONS | Pin Name | # | Pin Description | |---------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | RST | 1 | Reset (Input) - The device enters a low power mode when low. | | M/S | 2 | Master/Slave Mode (Input) - Selects operation as either clock master or slave. | | LRCK | 3 | <b>Left Right Clock</b> ( <i>Input/Output</i> ) - Determines which channel, Left or Right, is currently active on the serial audio data line. | | SCLK | 4 | Serial Clock (Input/Output) - Serial clock for the serial audio interface. | | MCLK | 5 | Master Clock (Input) - Clock source for the delta-sigma modulator and digital filters. | | VD | 6 | Digital Power (Input) - Positive power supply for the digital section. | | GND | 7,18 | Ground (Input) - Ground reference. Must be connected to analog ground. | | VL | 8 | Logic Power (Input) - Positive power for the digital input/output. | | SDOUT | 9 | Serial Audio Data Output (Output) - Output for two's complement serial audio data. | | MDIV | 10 | MCLK Divider (Input) - Enables a master clock divide by two function. | | HPF | 11 | High-Pass Filter Enable (Input) - Enables the Digital High-Pass Filter. | | I <sup>2</sup> S/LJ | 12 | Serial Audio Interface Format Select (Input) -Selects either the left-justified or I2S format for the SAI. | | M0<br>M1 | 13,14 | Mode Selection (Input) - Determines the operational mode of the device. | | OVFL | 15 | Overflow (Output, open drain) - Detects an overflow condition on both left and right channels. | | AINL+<br>AINL- | 16, 17 | <b>Differential Left Channel Analog Input</b> ( <i>Input</i> ) - Signals are presented differentially to the delta-sigma modulators via the AINL+/- pins. | | VA | 19 | Analog Power (Input) - Positive power supply for the analog section. | | AINR-<br>AINR+ | 20, 21 | <b>Differential Right Channel Analog Input</b> ( <i>Input</i> ) -Signals are presented differentially to the delta-sigma modulators via the AINR+/- pins. | | VQ | 22 | Quiescent Voltage (Output) - Filter connection for the internal quiescent reference voltage. | | REF_GND | 23 | Reference Ground (Input) - Ground reference for the internal sampling circuits. | | FILT+ | 24 | Positive Voltage Reference (Output) - Positive reference voltage for the internal sampling circuits. | # 2. CHARACTERISTICS AND SPECIFICATIONS All Min/Max characteristics and specifications are guaranteed over the Specified Operating Conditions. Typical performance characteristics and specifications are derived from measurements taken at VA = 5.0 V, VD = VL = 3.3 V, and TA = 25°C. ### SPECIFIED OPERATING CONDITIONS (GND = 0 V; all voltages with respect to 0 V.) | Parameters | Symbol | Min | Тур | Max | Units | |---------------------------------------------------------------------|----------------------|-------------|----------|--------------|-------| | DC Power Supply | | | | | | | DC Power Supplies: Positive Analog Positive Digital Positive Logic | VD | 4.75<br>3.1 | 5.0<br>- | 5.25<br>5.25 | V | | Ambient Operating Temperature (Power Applied) | VL<br>T <sub>A</sub> | 2.37<br>-10 | - | 5.25<br>+70 | °C | ### **ABSOLUTE MAXIMUM RATINGS** (GND = 0 V, All voltages with respect to ground.) (Note 1) | Parameter | | | Min | Тур | Max | Units | |-----------------------------------------------|----------|------------------|---------|-----|--------|-------| | DC Power Supplies: | Analog | VA | -0.3 | - | +6.0 | V | | | Logic | VL | -0.3 | - | +6.0 | V | | | Digital | VD | -0.3 | - | +6.0 | V | | Input Current | (Note 2) | l <sub>in</sub> | -10 | - | +10 | mA | | Analog Input Voltage | (Note 3) | V <sub>IN</sub> | GND-0.7 | - | VA+0.7 | V | | Digital Input Voltage | (Note 3) | V <sub>IND</sub> | -0.7 | - | VL+0.7 | V | | Ambient Operating Temperature (Power Applied) | | T <sub>A</sub> | -50 | - | +95 | °C | | Storage Temperature | | T <sub>stg</sub> | -65 | - | +150 | °C | #### Notes: - 1. Operation beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes. - 2. Any pin except supplies. Transient currents of up to ±100 mA on the analog input pins will not cause SRC latch-up. - 3. The maximum over/under voltage is limited by the input current. # **ANALOG CHARACTERISTICS (CS5381-KSZ/-KZZ)** Test conditions (unless otherwise specified): Input test signal is a 1 kHz sine wave; measurement bandwidth is 10 Hz to 20 kHz. | Param | Symbol | Min | Тур | Max | Unit | | |---------------------------------|--------------------------|-------|----------|---------|---------|--------| | Single-Speed Mode | Fs = 48 kHz | | ·I | | | | | Dynamic Range | A-weighted | | 114 | 120 | - | dB | | | unweighted | | 111 | 117 | - | dB | | Total Harmonic Distortion + No | ise (Note 4) | | | | | | | | 4 10 | TUD.N | - | -110 | -104 | dB | | | -1 dB<br>-20 dB | THD+N | - | -97 | - | dB | | | -20 dB | | - | -57 | - | dB | | Double-Speed Mode | Fs = 96 kHz | | | | | | | Dynamic Range | A-weighted | | 114 | 120 | - | dB | | | unweighted | | 111 | 117 | - | dB | | 40 | kHz bandwidth unweighted | | - | 114 | - | dB | | Total Harmonic Distortion + Noi | ise (Note 4) | | | | | | | | | | - | -110 | -104 | dB | | | -1 dB | THD+N | - | -97 | - | dB | | | -20 dB<br>-60 dB | | - | -57 | - | dB | | 40 | kHz bandwidth -1 dB | | - | -107 | - | dB | | Quad-Speed Mode | Fs = 192 kHz | | I I | | _ | | | Dynamic Range | A-weighted | | 114 | 120 | - | dB | | | unweighted | | 111 | 117 | - | dB | | 40 | kHz bandwidth unweighted | | - | 114 | - | dB | | Total Harmonic Distortion + Noi | ise (Note 4) | | | | | | | | 4 15 | | - | -110 | -104 | dB | | | -1 dB<br>-20 dB | THD+N | - | -97 | - | dB | | | -20 dB | | - | -57 | - | dB | | 40 | kHz bandwidth -1 dB | | - | -107 | - | dB | | Dynamic Performance for | All Modes | | I I | | | | | Interchannel Isolation | | | - | 110 | - | dB | | DC Accuracy | | | | | | | | Interchannel Gain Mismatch | | | - | 0.1 | - | dB | | Gain Error | | | -5 | - | 5 | % | | Gain Drift | | | - | ±100 | - | ppm/°C | | Offset Error | HPF enabled | | - | 0 | - | LSB | | | HPF disabled | | - | 100 | - | LSB | | Analog Input Characterist | ics | | <u> </u> | | | | | Full-scale Input Voltage | | | 1.07*VA | 1.13*VA | 1.18*VA | Vpp | | Input Impedance (Differential) | (Note 5) | | - | 2.5 | - | kΩ | | Common Mode Rejection Ratio | ) | CMRR | - | 100 | - | dB | - 4. Referred to the typical full-scale input voltage. - 5. Measured between AIN+ and AIN-. # **DIGITAL FILTER CHARACTERISTICS** | | Parameter | | Symbol | Min | Тур | Max | Unit | |---------------------------|---------------------------------|----------|-----------------|------|---------------------|-------|------| | Single-Speed Mode (2 | kHz to 54 kHz sample rates) | | | | | | | | Passband | (-0.1 dB) | (Note 6) | | 0 | - | 0.47 | Fs | | Passband Ripple | | | | -0.1 | - | 0.035 | dB | | Stopband | | (Note 6) | | 0.58 | - | - | Fs | | Stopband Attenuation | | | | -95 | - | - | dB | | Total Group Delay (Fs = O | utput Sample Rate) | | t <sub>gd</sub> | - | 12/Fs | - | S | | Double-Speed Mode ( | 50 kHz to 108 kHz sample rates) | | | | | | | | Passband | (-0.1 dB) | (Note 6) | | 0 | - | 0.45 | Fs | | Passband Ripple | | | | -0.1 | - | 0.035 | dB | | Stopband | | (Note 6) | | 0.68 | - | - | Fs | | Stopband Attenuation | | | | -92 | - | - | dB | | Total Group Delay (Fs = O | utput Sample Rate) | | t <sub>gd</sub> | - | 9/Fs | - | S | | Quad-Speed Mode (10 | 00 kHz to 216 kHz sample rates) | | | | | | | | Passband | (-0.1 dB) | (Note 6) | | 0 | - | 0.24 | Fs | | Passband Ripple | | | | -0.1 | - | 0.035 | dB | | Stopband | | (Note 6) | | 0.78 | - | - | Fs | | Stopband Attenuation | | | | -97 | - | - | dB | | Total Group Delay (Fs = O | utput Sample Rate) | | t <sub>gd</sub> | - | 5/Fs | - | S | | High-Pass Filter Chara | acteristics | | | | | | ı | | Frequency Response | -3.0 dB | | | - | 1 | - | Hz | | | -0.13 dB | (Note 7) | | | 20 | - | Hz | | Phase Deviation | @ 20 Hz | (Note 7) | | - | 10 | - | Deg | | Passband Ripple | | | | - | - | 0 | dB | | Filter Setting Time | | | | | 10 <sup>5</sup> /Fs | | S | - 6. The filter frequency response scales precisely with Fs. - 7. Response shown is for Fs equal to 48 kHz. Filter characteristics scale with Fs. Figure 1. Single-Speed Mode Stopband Rejection Figure 2. Single-Speed Mode Transition Band Figure 3. Single-Speed Mode Transition Band (Detail) Figure 4. Single-Speed Mode Passband Ripple Figure 5. Double-Speed Mode Stopband Rejection Figure 6. Double-Speed Mode Transition Band Figure 7. Double-Speed Mode Transition Band (Detail) Figure 8. Double-Speed Mode Passband Ripple Figure 9. Quad-Speed Mode Stopband Rejection Figure 10. Quad-Speed Mode Transition Band Figure 11. Quad-Speed Mode Transition Band (Detail) Figure 12. Quad-Speed Mode Passband Ripple # **SWITCHING CHARACTERISTICS - SERIAL AUDIO PORT** (Logic "0" = GND = 0 V; Logic "1" = VL, C<sub>L</sub> = 20 pF) | Paramete | <br>r | Symbol | Min | Тур | Max | Unit | |---------------------------------|----------------------------------------------------|--------------------|----------------------|------------|------|----------| | Output Sample Rate | Single-Speed Mode | Fs | 2 | - | 54 | kHz | | | Double-Speed Mode | Fs | 50 | - | 108 | kHz | | | Quad-Speed Mode | Fs | 100 | - | 216 | kHz | | OVFL to LRCK Edge Setup Time | | t <sub>setup</sub> | 16/f <sub>sclk</sub> | - | - | S | | OVFL to LRCK Edge Hold Time | | t <sub>hold</sub> | 1/f <sub>sclk</sub> | - | - | S | | OVFL time-out on overrange co | | | | 740 | | | | 1 | Fs = 44.1, 88.2, 176.4 kHz<br>Fs = 48, 96, 192 kHz | | - | 740<br>680 | - | ms<br>ms | | MCLK Specifications | | | | | | | | MCLK Period | | t <sub>clkw</sub> | 36 | - | 1953 | ns | | MCLK Duty Cycle | | | 40 | - | 60 | % | | Master Mode | | | | | | | | SCLK falling to LRCK transition | | t <sub>mslr</sub> | -20 | - | 20 | ns | | SCLK falling to SDOUT valid | | t <sub>sdo</sub> | - | - | 32 | ns | | SCLK Duty Cycle | | | - | 50 | - | % | | Slave Mode | | | | | • | • | | Single-Speed | | | | | | | | Output Sample Rate | | Fs | 2 | - | 54 | kHz | | LRCK Duty Cycle | | | 40 | 50 | 60 | % | | SCLK Period | | t <sub>sclkw</sub> | 145 | - | - | ns | | SCLK Duty Cycle | | | 45 | 50 | 55 | % | | SDOUT valid before SCLK rising | | t <sub>stp</sub> | 10 | - | - | ns | | SDOUT valid after SCLK rising | | t <sub>hld</sub> | 5 | - | - | ns | | SCLK falling to LRCK transition | | t <sub>slrd</sub> | -20 | - | 20 | ns | | Double-Speed | | | | | | | | Output Sample Rate | | Fs | 50 | - | 108 | kHz | | LRCK Duty Cycle | | | 40 | 50 | 60 | % | | SCLK Period | | t <sub>sclkw</sub> | 145 | - | - | ns | | SCLK Duty Cycle | | | 45 | 50 | 55 | % | | SDOUT valid before SCLK rising | | t <sub>stp</sub> | 10 | - | - | ns | | SDOUT valid after SCLK rising | | t <sub>hld</sub> | 5 | - | - | ns | | SCLK falling to LRCK transition | | t <sub>slrd</sub> | -20 | - | 20 | ns | | Quad-Speed | | | | | | | | Output Sample Rate | | Fs | 100 | - | 216 | kHz | | LRCK Duty Cycle | | | 40 | 50 | 60 | % | | SCLK Period | | t <sub>sclkw</sub> | 72 | - | - | ns | | SCLK Duty Cycle | | | 45 | 50 | 55 | % | | SDOUT valid before SCLK rising | | t <sub>stp</sub> | 10 | - | - | ns | | SDOUT valid after SCLK rising | | t <sub>hld</sub> | 5 | - | - | ns | | SCLK falling to LRCK transition | | t <sub>slrd</sub> | -8 | - | 8 | ns | Figure 14. Slave Mode, Left-Justified SAI Figure 15. Master Mode, I<sup>2</sup>S SAI Figure 16. Slave Mode, I2S SAI Figure 17. OVFL Output Timing Figure 18. Left-Justified Serial Audio Interface Figure 19. I<sup>2</sup>S Serial Audio Interface Figure 20. OVFL Output Timing, I2S Format Figure 21. OVFL Output Timing, Left-Justified Format ### DC ELECTRICAL CHARACTERISTICS (GND = 0 V, all voltages with respect to ground. MCLK=12.288 MHz; Master Mode) | Parameter | Symbol | Min | Тур | Max | Unit | | |--------------------------------------|-----------------------|----------------|-----|------|------|-----------| | Power Supply Current | VA = 5 V | I <sub>A</sub> | - | 36 | 43 | mA | | (Normal Operation) | VL,VD = 5 V | ΙD | - | 36 | 46 | mA | | | VL,VD = 3.3 V | $I_{D}$ | - | 24 | 28 | mA | | Power Supply Current | VA = 5 V | I <sub>A</sub> | - | 100 | - | uA | | (Power-Down Mode) (Note 8) | VL,VD = 5V | $I_{D}$ | - | 100 | - | uA | | Power Consumption | | | | | | | | (Normal Operation) | VA, VL, VD = 5 V | - | - | 360 | 445 | mW | | VA | = 5 V; VL, VD = 3.3 V | - | - | 260 | 307 | mW | | | (Power-Down Mode) | - | - | 1 | - | mW | | Power Supply Rejection Ratio (1 kHz) | (Note 9) | PSRR | - | 65 | - | dB | | V <sub>Q</sub> Nominal Voltage | | | - | 2.5 | - | V | | | Output Impedance | | - | 25 | - | $k\Omega$ | | Maximum allowable DC current source | /sink | | - | 0.01 | - | mA | | Filt+ Nominal Voltage | | | - | 5 | - | V | | | Output Impedance | | - | 4.5 | - | $k\Omega$ | | Maximum allowable DC current source | /sink | | - | 0.01 | - | mA | - 8. Power-Down Mode is defined as $\overline{RST}$ = Low with all clocks and data lines held static. - 9. Valid with the recommended capacitor values on FILT+ and VQ as shown in the Typical Connection Diagram. ### **DIGITAL CHARACTERISTICS** | Parameter | | Symbol | Min | Тур | Max | Units | |-----------------------------------------------------|-----|-------------------|-----|-----|-----|-------| | High-Level Input Voltage (% of | VL) | V <sub>IH</sub> | 70% | - | - | V | | Low-Level Input Voltage (% of | VL) | V <sub>IL</sub> | - | - | 30% | V | | High-Level Output Voltage at $I_0$ = 100 μA (% of | VL) | V <sub>OH</sub> | 70% | - | - | V | | Low-Level Output Voltage at $I_0 = 100 \mu A$ (% of | VL) | V <sub>OL</sub> | - | - | 15% | V | | OVFL Current Sink | | l <sub>ovfl</sub> | - | - | 4.0 | mA | | Input Leakage Current | | l <sub>in</sub> | -10 | - | 10 | μΑ | ### THERMAL CHARACTERISTICS | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------|-----------------------|-----|------------------------------| | Allowable Junction Temperature | | - | - | 135 | °C | | Junction to Ambient Thermal Impedance (Multi-layer PCB) TSSOP (Multi-layer PCB) SOIC (Single-layer PCB) TSSOP (Single-layer PCB) SOIC | $\theta_{\text{JA-SM}}$ | -<br>-<br>- | 70<br>60<br>105<br>80 | | °C/W<br>°C/W<br>°C/W<br>°C/W | ### **TYPICAL CONNECTION DIAGRAM** Figure 22. Typical Connection Diagram ### 3. APPLICATIONS ### 3.1 Operational Mode/Sample Rate Range Select The output sample rate, Fs, can be adjusted from 2 kHz to 216 kHz. The CS5381 must be set to the proper speed mode via the mode pins, M1 and M0. Refer to Table 1. | M1 (Pin 14) | M0 (Pin 13) | MODE | Output Sample Rate (Fs) | |-------------|-------------|-------------------|-------------------------| | 0 | 0 | Single-Speed Mode | 2 kHz - 54 kHz | | 0 | 1 | Double-Speed Mode | 50 kHz - 108 kHz | | 1 | 0 | Quad-Speed Mode | 100 kHz - 216 kHz | | 1 | 1 | Reserved | | Table 1, CS5381 Mode Control ### 3.2 System Clocking The device supports operation in either Master Mode, where the left/right and serial clocks are synchronously generated on-chip, or Slave Mode, which requires external generation of the left/right and serial clocks. The device also includes a master clock divider in Master Mode where the master clock will be internally divided prior to any other internal circuitry when MDIV is enabled, set to logic 1. In Slave Mode, the MDIV pin needs to be disabled, set to logic 0. #### 3.2.1 Master Mode In Master mode, LRCK and SCLK operate as outputs. The left/right and serial clocks are internally derived from the master clock with the left/right clock equal to Fs and the serial clock equal to 64x Fs, as shown in Figure 23. Refer to Table 2 for common master clock frequencies. Figure 23. CS5381 Master Mode Clocking | SAMPLE RATE (kHz) | MDIV = 0<br>MCLK (MHz) | MDIV = 1<br>MCLK (MHz) | |-------------------|------------------------|------------------------| | 32 | 8.192 | 16.384 | | 44.1 | 11.2896 | 22.5792 | | 48 | 12.288 | 24.576 | | 64 | 8.192 | 16.384 | | 88.2 | 11.2896 | 22.5792 | | 96 | 12.288 | 24.576 | | 176.4 | 11.2896 | 22.5792 | | 192 | 12.288 | 24.576 | **Table 2. CS5381 Common Master Clock Frequencies** #### 3.2.2 Slave Mode LRCK and SCLK operate as inputs in Slave mode. It is recommended that the left/right clock be synchronously derived from the master clock and must be equal to Fs. It is also recommended that the serial clock be synchronously derived from the master clock and be equal to 64x Fs to maximize system performance. Refer to Table 3 for required clock ratios. | | | Double-Speed Mode<br>Fs = 50 kHz to 108 kHz | Quad-Speed Mode<br>Fs = 100 kHz to 216 kHz | | | |----------------------------------|------------|---------------------------------------------|--------------------------------------------|--|--| | MCLK/LRCK Ratio | 256x, 512x | 128x, 256x | 64x*, 128x | | | | SCLK/LRCK Ratio | 64x, 128x | 64x | 64x | | | | * Only available in Master mode. | | | | | | Table 3. CS5381 Slave Mode Clock Ratios ### 3.3 Power-Up Sequence Reliable power-up can be accomplished by keeping the device in reset until the power supplies, clocks and configuration pins are stable. It is also recommended that reset be enabled if the analog or digital supplies drop below the minimum specified operating voltages to prevent power glitch related issues. The internal reference voltage must be stable for the device to produce valid data. Therefore, there is a delay between the release of reset and the generation of valid output, due to the finite output impedance of FILT+ and the presence of the external capacitance. This duration of this delay is less than 2500 LRCK cycles. ## 3.4 Analog Connections The analog modulator samples the input at 6.144 MHz. The digital filter will reject signals within the stop-band of the filter. However, there is no rejection for input signals which are ( $n \times 6.144$ MHz) the digital pass-band frequency, where n=0,1,2,... Refer to Figure 24, which shows the suggested filter that will attenuate any noise energy at 6.144 MHz in addition to providing the optimum source impedance for the modulators. The use of capacitors which have a large voltage coefficient (such as general purpose ceramics) must be avoided since these can degrade signal linearity. COG capacitors are recommended for this application. Figure 24. Recommended Analog Input Buffer ### 3.5 High-Pass Filter and DC Offset Calibration The operational amplifiers in the input circuitry driving the CS5381 may generate a small DC offset into the A/D converter. The CS5381 includes a high-pass filter after the decimator to remove any DC offset which could result in recording a DC level, possibly yielding "clicks" when switching between devices in a multichannel system. The high-pass filter continuously subtracts a measure of the DC offset from the output of the decimation filter. If the HPF pin is taken high during normal operation, the current value of the DC offset register is frozen and this DC offset will continue to be subtracted from the conversion result. This feature makes it possible to perform a system DC offset calibration by: - 1. Running the CS5381 with the high-pass filter enabled until the filter settles. See the Digital Filter Characteristics for filter settling time. - 2. Disabling the high-pass filter and freezing the stored DC offset. A system calibration performed in this way will eliminate offsets anywhere in the signal path between the calibration point and the CS5381. ### 3.6 Overflow Detection The CS5381 includes overflow detection on both the left and right channels. This time multiplexed information is presented as open drain, active low on pin 15, OVFL. The OVFL\_L and OVFL\_R data will go to a logical low as soon as an overrange condition in the opposite channel is detected. The data will remain low as specified in the "Switching Characteristics - Serial Audio Port" section on page 10. This ensures sufficient time to detect an overrange condition regardless of the speed mode. After the timeout, the OVFL\_L and OVFL\_R data will return to a logical high if there has not been any other overrange condition detected. Please note that an overrange condition on either channel will restart the timeout period for both channels. ## 3.6.1 OVFL Configuration If the system does not require overflow detection, the user may leave the $\overline{\text{OVFL}}$ pin disconnected. When using the overflow detection capability of the CS5381, a 10 k $\Omega$ pull-up resistor must be inserted between the $\overline{\text{OVFL}}$ pin and VL because the $\overline{\text{OVFL}}$ output is open drain, active low. This means that the $\overline{\text{OVFL}}$ pin is high impedance for the case of no overflow condition, but the pull-up resistor will pull the node to VL. When an overflow condition occurs, the $\overline{\text{OVFL}}$ pin can drive the node to GND thus indicating the presence of the overflow condition. In effect, the user can use the $\overline{\text{OVFL}}$ pin to illuminate an LED, or mute the channel with an external circuit or a DSP. Furthermore, because the $\overline{\text{OVFL}}$ output is open-drain, the $\overline{\text{OVFL}}$ pins of multiple CS5381 devices can be tied together such that an overflow condition on a single device will drive the line low. When connecting $\overline{\text{OVFL}}$ pins of multiple devices, only a single $10\text{k}\Omega$ pull-up resistor is necessary. ## 3.6.2 OVFL Output Timing In left-justified format, the OVFL pin is updated one SCLK period after an LRCK transition. In I2S format, the OVFL pin is updated two SCLK periods after an LRCK transition. Refer to Figures 20 and 21. In both cases, the OVFL data can be easily demultiplexed by using the LRCK to latch the data. In left-justified format, the rising edge of LRCK would latch the right channel overflow status, and the falling edge of LRCK would latch the left channel overflow status. In I2S format, the falling edge of LRCK would latch the right channel overflow status and the rising edge of LRCK would latch the left channel overflow status. ## 3.7 Grounding and Power Supply Decoupling As with any high resolution converter, the CS5381 requires careful attention to power supply and grounding arrangements if its potential performance is to be realized. Figure 22 shows the recommended power arrangements, with VA and VL connected to clean supplies. VD, which powers the digital filter, may be run from the system logic supply or may be powered from the analog supply via a resistor. In this case, no additional devices should be powered from VD. Decoupling capacitors should be as near to the ADC as possible, with the low value ceramic capacitor being the nearest. All signals, especially clocks, should be kept away from the FILT+ and VQ pins in order to avoid unwanted coupling into the modulators. The FILT+ and VQ decoupling capacitors, particularly the 0.01 $\mu$ F, must be positioned to minimize the electrical path from FILT+ and REFGND. The CDB5381 evaluation board demonstrates the optimum layout and power supply arrangements. To minimize digital noise, connect the ADC digital outputs only to CMOS inputs. ## 3.8 Synchronization of Multiple Devices In systems where multiple ADCs are required, care must be taken to achieve simultaneous sampling. To ensure synchronous sampling, the MCLK and LRCK must be the same for all of the CS5381's in the system. If only one master clock source is needed, one solution is to place one CS5381 in Master mode, and slave all of the other CS5381's to the one master. If multiple master clock sources are needed, a possible solution would be to supply all clocks from the same external source and time the CS5381 reset with the falling edge of MCLK. This will ensure that all converters begin sampling on the same clock edge. ### 3.9 Capacitor Size on the Reference Pin (FILT+) The CS5381 requires an external capacitance on the internal reference voltage pin, FILT+. The size of this decoupling capacitor will affect the low frequency distortion performance as shown in Figure 25, with larger capacitor values used to optimize low frequency distortion performance. The THD+N curves in Figure 25 were measured with VA=VD=VL=5 V in Single-Speed Master Mode with a full-scale sinewave input. Figure 25. CS5381 THD + N versus Frequency # 4. PACKAGE DIMENSIONS # 24L SOIC (300 MIL BODY) PACKAGE DRAWING | | INC | HES | MILLIM | ETERS | | |----------|-------|-------|--------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.093 | 0.104 | 2.35 | 2.65 | | | A1 | 0.004 | 0.012 | 0.10 | 0.30 | | | В | 0.013 | 0.020 | 0.33 | 0.51 | | | С | 0.009 | 0.013 | 0.23 | 0.32 | | | D | 0.598 | 0.614 | 15.20 | 15.60 | | | E | 0.291 | 0.299 | 7.40 | 7.60 | | | е | 0.040 | 0.060 | 1.02 | 1.52 | | | Н | 0.394 | 0.419 | 10.00 | 10.65 | | | L | 0.016 | 0.050 | 0.40 | 1.27 | | | $\infty$ | 0° | 8° | 0° | 8° | | # 24L TSSOP (4.4 mm BODY) PACKAGE DRAWING | | INCHES | | | MILLIMETERS | | | NOTE | |-----|---------|-----------|-------|-------------|----------|------|------| | DIM | MIN | NOM | MAX | MIN | NOM | MAX | | | Α | | | 0.043 | | | 1.10 | | | A1 | 0.002 | 0.004 | 0.006 | 0.05 | | 0.15 | | | A2 | 0.03346 | 0.0354 | 0.037 | 0.85 | 0.90 | 0.95 | | | b | 0.00748 | 0.0096 | 0.012 | 0.19 | 0.245 | 0.30 | 2,3 | | D | 0.303 | 0.307 | 0.311 | 7.70 | 7.80 | 7.90 | 1 | | E | 0.248 | 0.2519 | 0.256 | 6.30 | 6.40 | 6.50 | | | E1 | 0.169 | 0.1732 | 0.177 | 4.30 | 4.40 | 4.50 | 1 | | е | | 0.026 BSC | | | 0.65 BSC | | | | L | 0.020 | 0.024 | 0.028 | 0.50 | 0.60 | 0.70 | | | μ | 0° | 4° | 8° | 0° | 4° | 8° | | JEDEC #: MO-153 Controlling Dimension is Millimeters. #### Notes: - 1. "D" and "E1" are reference datums and do not included mold flash or protrusions, but do include mold mismatch and are measured at the parting line, mold flash or protrusions shall not exceed 0.20 mm per side. - 2. Dimension "b" does not include dambar protrusion/intrusion. Allowable dambar protrusion shall be 0.13 mm total in excess of "b" dimension at maximum material condition. Dambar intrusion shall not reduce dimension "b" by more than 0.07 mm at least material condition. - 3. These dimensions apply to the flat section of the lead between 0.10 and 0.25 mm from lead tips. # **5. ORDERING INFORMATION** | Product | Description | Package | Pb-Free | Grade | Temp<br>Range | Container | Order# | |---------|----------------------------|---------------------------------------|---------|--------------|----------------|--------------|--------------| | CS5381 | 120 dB, 192 kHz, Multi-Bit | 24-TSSOP | Yes | Commercial | -10° to +70° C | Bulk | CS5381K-KZZ | | 000001 | Audio A/D Converter | Converter 24-13301 Tes Commercial -10 | | -10 10 170 0 | Tape & Reel | CS5381K-KZZR | | | CS5381 | 120 dB, 192 kHz, Multi-Bit | 24-SOIC | Yes | Commercial | -10° to +70° C | Bulk | CS5381K-KSZ | | 000001 | Audio A/D Converter | 24-0010 | 103 | Commercial | -10 10 170 0 | Tape & Reel | CS5381K-KSZR | | CDB5381 | CS5381 Evaluation Board | - | - | - | - | - | CDB5381 | ### **6 PARAMETER DEFINITIONS** #### **Dynamic Range** The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified bandwidth. Dynamic Range is a signal-to-noise ratio measurement over the specified bandwidth made with a -60 dBFS signal. 60 dB is added to resulting measurement to refer the measurement to full-scale. This technique ensures that the distortion components are below the noise level and do not affect the measurement. This measurement technique has been accepted by the Audio Engineering Society, AES17-1991, and the Electronic Industries Association of Japan, EIAJ CP-307. Expressed in decibels. #### **Total Harmonic Distortion + Noise** The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified bandwidth (typically 10 Hz to 20 kHz), including distortion components. Expressed in decibels. Measured at -1 and -20 dBFS as suggested in AES17-1991 Annex A. ### Frequency Response A measure of the amplitude response variation from 10 Hz to 20 kHz relative to the amplitude response at 1 kHz. Units in decibels. #### Interchannel Isolation A measure of crosstalk between the left and right channels. Measured for each channel at the converter's output with no signal to the input under test and a full-scale signal applied to the other channel. Units in decibels. #### Interchannel Gain Mismatch The gain difference between left and right channels. Units in decibels. #### **Gain Error** The deviation from the nominal full-scale analog input for a full-scale digital output. #### **Gain Drift** The change in gain value with temperature. Units in ppm/°C. #### Offset Error The deviation of the mid-scale transition (111...111 to 000...000) from the ideal. Units in mV. ### 7. REVISION HISTORY | Release | Date | Changes | | | | | |---------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | A1 | December 2002 | nitial Release | | | | | | A2 | October 2003 | Changed front page description of digital filter Improved distortion specification from -105 dB to -110 dB Modified serial port timing specifications for slave mode operation Added pull-down resistors to recommended input buffer | | | | | | А3 | May 2004 | Changed full-scale voltage specification to reflect VA supply voltage Added Applications section about capacitor value on FILT+ pin Changed input impedance specification from 37 to 2.5 k $\Omega$ Changed impedance specification on FILT+ from 35 to 4.5 k $\Omega$ | | | | | | A4 | August 2004 | Add Lead free part number | | | | | | F1 | July 2005 | Replaced diagrams showing OVFL functionality (see Figures 20 and 21) Replaced Figures 13, 15, 18 and 19 to demonstrate pre-emption of the MSB. Increased maximum digital current (I <sub>D</sub> ) specification at 5 V from 43 mA to 46 mA. | | | | | | F2 | July 2005 | Updated Ordering Information. | | | | | | F3 | October 2021 | Updated Ordering Information as per PCN-2020-141. | | | | | ### **Contacting Cirrus Logic Support** For all product questions and inquiries, contact a Cirrus Logic Sales Representative. To find the one nearest you, go to www.cirrus.com. #### IMPORTANT NOTICE The products and services of Cirrus Logic International (UK) Limited; Cirrus Logic, Inc.; and other companies in the Cirrus Logic group (collectively either "Cirrus Logic" or "Cirrus") are sold subject to Cirrus Logic's terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. Software is provided pursuant to applicable license terms. Cirrus Logic reserves the right to make changes to its products and specifications or to discontinue any product or service without notice. Customers should therefore obtain the latest version of relevant information from Cirrus Logic to verify that the information is current and complete. Testing and other quality control techniques are utilized to the extent Cirrus Logic deems necessary. Specific testing of all parameters of each device is not necessarily performed. In order to minimize risks associated with customer applications, the customer must use adequate design and operating safeguards to minimize inherent or procedural hazards. Cirrus Logic is not liable for applications assistance or customer product design. The customer is solely responsible for its overall product design, end-use applications, and system security, including the specific manner in which it uses Cirrus Logic components. Certain uses or product designs may require an intellectual property license from a third party. Features and operations described herein are for illustrative purposes only and do not constitute a suggestion or instruction to adopt a particular product design or a particular mode of operation for a Cirrus Logic components. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS LOGIC PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SECURITY DEVICES, NUCLEAR SYSTEMS, LIFE SUPPORT PRODUCTS ON OTHER CRITICAL APPLICATIONS. INICULUSION OF CIRRUS LOGIC PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS LOGIC DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INICLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS LOGIC PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS LOGIC PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS LOGIC, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES. This document is the property of Cirrus Logic, and you may not use this document in connection with any legal analysis concerning Cirrus Logic products described herein. No license to any technology or intellectual property right of Cirrus Logic or any third party is granted herein, including but not limited to any patent right, copyright, mask work right, or other intellectual property rights. Any provision or publication of any third party's products or services does not constitute Cirrus Logic's approval, license, warranty or endorsement thereof. Cirrus Logic gives consent for copies to be made of the information contained herein only for use within your organization with respect to Cirrus Logic integrated circuits or other products of Cirrus Logic, and only if the reproduction is without alteration and is accompanied by all associated copyright, proprietary and other notices and conditions (including this notice). This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale. This document and its information is provided "AS IS" without warranty of any kind (express or implied). All statutory warranties and conditions are excluded to the fullest extent possible. No responsibility is assumed by Cirrus Logic for the use of information herein, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. Cirrus Logic, Cirrus, the Cirrus Logic logo design, and SoundClear are among the trademarks of Cirrus Logic. Other brand and product names may be trademarks or service marks of their respective owners. Copyright © 2005–2021 Cirrus Logic, Inc. and Cirrus Logic International Semiconductor Ltd. All rights reserved.