Fail-safe system basis chip with multiple SMPSs and LDOsRev. 2.0 — 7 December 2022Product short data sheet

### **1** General description

The FS86 device family, which is SW compatible with the FS84/85 family, expands the power capability, the safety integration and the system scalability of domain controller applications to address the multiple MCU requirements present in ADAS, radar and electrification applications.

The FS86 includes multiple switch mode and linear voltage regulators, and enhanced safety features with fail-safe outputs. The latest NXP HV buck architecture features a 15 A capability with e-fuse protection to shut down the system power, to prevent any damage in case of a harmful event. The ability to monitor ten voltages with +/-1% accuracy extends the system safety concept by allowing QM rails from others components to be monitored.

With its innovative synchronization feature, the FS86 is part of the BYLink system power platform, enabling a new smart approach to designing safe system power management. It provides power, safety and system scalability to ease platform development strategies. Cascaded system SBC/PMICs behave as ONE with safety and sequencing synchronization.

The FS86 is part of a complete family of devices that offer scalability in power and safety, and provide pin-to-pin and software compatibility. It is developed in compliance with the ISO 26262 standard and is qualified according to AEC-Q100 requirements.



## 2 Features and benefits

### **Operating Range**

- · 60 V DC maximum input voltage for 24 V battery network applications
- 36 V DC maximum input voltage for 12 V battery network applications
- Support operating voltage range down to 4.5 V battery voltage with V\_{PRE} = 3.3 V
- Low power OFF mode with low sleep current (10 µA typ.)

#### Power Supplies

- VPRE: Synchronous high voltage buck controller with external FETs
  - Configurable output voltage from 3.3 V to 5.0 V and current capability up to 15 A DC
  - Selectable switching frequency in force PWM with APS
- BOOST: Low voltage boost converter with integrated low-side FET
   Configurable output voltage from 5 V to 6 V and current capability up to 1 A DC
- BUCK: Low voltage integrated synchronous BUCK converter
- Configurable output voltage from 1.0 V to 3.3 V and current capability up to 2.5 A DC
- LDO1: Low voltage LDO regulator for MCU I/O and system peripheral support with load switch capability
  - Configurable output voltage from 1.5 V to 5.0 V and current capability up to 400 mA DC
- LDO2: Medium voltage LDO regulator for MCU I/O and system peripheral support
   Configurable output voltage from 1.1 V to 5.0 V and current capability up to 400 mA DC

### System support

- 2x input pins for wake-up detection, 3.3 V compatible and battery voltage sensing capability
- · Analog multiplexer with full system voltages monitoring
- Enhanced leader/follower power up sequencing management through XFAILB pin
- 10 ms optional RSTB release delay during power up for certain MCU compliancy
- Device control via 32 bit I2C interface with 8-bit CRC

### Compliancy

- EMC optimization features on switching regulators including spread spectrum, slew rate control and manual frequency tuning
- EMI robustness supporting various automotive EMI Test standards
- Conducted Emission: IEC 61967-4
- Conducted Immunity: IEC 62132-4
- Radiated emission: FMC1278 rev. 3 from 2018
- Radiated immunity: FMC1278 from 2018 and ISO11452-4

### **Functional Safety**

- Scalable portfolio to fit for ASIL B to ASIL D automotive safety systems
- Independent voltage monitoring circuitry
- Up to 10 voltage monitoring input for FS86 and external PMIC voltage rails with 1 % target accuracy
- Dedicated interface for MCU monitoring with simple or challenger watchdog monitoring
- MCU hardware failure monitoring with PWM monitoring capability (FCCU)
- External IC failure monitoring (ERRMON)

- Logical and analog built-in self-test (LBIST, ABIST)
- Safety outputs with latent fault detection mechanism (PGOOD, RSTB, FS0B)

#### **Configuration and Enablement**

- QFN 48 pins with exposed pad for optimized thermal management
- OTP programming for device customization

## 3 Applications

- Domain controller (ADAS, electrification, infotainment, etc.)
- Radar (radar, imaging radar)
- Vision (mono camera, stereo camera, night vision, etc.)
- 24 V battery network (60 V maximum): Truck, bus, transportation
- 12 V battery network (36 V maximum): Automotive

## 4 Simplified Application Diagram



#### **Ordering information** 5

### 5.1 Device family

The FS8600 device family (called FS86 hereafter) provides selectable features based on part numbering and OTP configuration.

| FS + Core ID | Application  | VSUP max rating | VPRE | BOOST | BUCK | LDOs | VMONs             | Watchdog           | FCCU | ERRMON | FIN               |
|--------------|--------------|-----------------|------|-------|------|------|-------------------|--------------------|------|--------|-------------------|
| FS8600       |              | 60 V            | Yes  | Yes   | No   | 2    | 4 <sup>[1]</sup>  |                    | Yes  | Yes    | Yes               |
| FS8601       |              | 60 V            | Yes  | Yes   | No   | 2    | 6 <sup>[1]</sup>  |                    | Yes  | Yes    | Yes               |
| FS8602       |              | 60 V            | Yes  | Yes   | No   | 2    | 8 <sup>[1]</sup>  |                    | Yes  | Yes    | Yes               |
| FS8603       | 24 V battery | 60 V            | Yes  | Yes   | No   | 2    | 10 <sup>[1]</sup> |                    | Yes  | Yes    | No <sup>[3]</sup> |
| FS8610       | network      | 60 V            | Yes  | Yes   | Yes  | 2    | 4 <sup>[1]</sup>  |                    | Yes  | Yes    | Yes               |
| FS8611       |              | 60 V            | Yes  | Yes   | Yes  | 2    | 6 <sup>[1]</sup>  |                    | Yes  | Yes    | Yes               |
| FS8612       |              | 60 V            | Yes  | Yes   | Yes  | 2    | 8 <sup>[1]</sup>  | Yes <sup>[2]</sup> | Yes  | Yes    | Yes               |
| FS8613       |              | 60 V            | Yes  | Yes   | Yes  | 2    | 10 <sup>[1]</sup> |                    | Yes  | Yes    | No <sup>[3]</sup> |
| FS8620       |              | 36 V            | Yes  | Yes   | No   | 2    | 4 <sup>[1]</sup>  | 165                | Yes  | Yes    | Yes               |
| FS8621       |              | 36 V            | Yes  | Yes   | No   | 2    | 6 <sup>[1]</sup>  |                    | Yes  | Yes    | Yes               |
| FS8622       |              | 36 V            | Yes  | Yes   | No   | 2    | 8 <sup>[1]</sup>  |                    | Yes  | Yes    | Yes               |
| FS8623       | 12 V battery | 36 V            | Yes  | Yes   | No   | 2    | 10 <sup>[1]</sup> |                    | Yes  | Yes    | No <sup>[3]</sup> |
| FS8630       | network      | 36 V            | Yes  | Yes   | Yes  | 2    | 4 <sup>[1]</sup>  | ]                  | Yes  | Yes    | Yes               |
| FS8631       |              | 36 V            | Yes  | Yes   | Yes  | 2    | 6 <sup>[1]</sup>  | 1                  | Yes  | Yes    | Yes               |
| FS8632       |              | 36 V            | Yes  | Yes   | Yes  | 2    | 8 <sup>[1]</sup>  |                    | Yes  | Yes    | Yes               |
| FS8633       |              | 36 V            | Yes  | Yes   | Yes  | 2    | 10 <sup>[1]</sup> | ]                  | Yes  | Yes    | No <sup>[3]</sup> |

Table 1. Device options

Maximum number allowed. Any VMONx can be enabled up to this limit. ASIL B: watchdog simple. ASIL D: watchdog challenger. FIN and VMON9 cannot be used at the same time (same pin)

[1] [2]

[3]

## 5.2 Part numbering

| М            | FS      | 8600                        | В                | Μ                                     | В         | A0         | ES             |
|--------------|---------|-----------------------------|------------------|---------------------------------------|-----------|------------|----------------|
| P: prototype | HV PMIC | FS86 Core ID <sup>[1]</sup> | Silicon revision | Ambient temperature (T <sub>A</sub> ) | ASIL      | OTP code   | Package type   |
| M: standard  |         |                             | A: A0            | M: –40 °C to 125 °C                   | B: ASIL B | A0: OTP A0 | ES: dimple     |
| S: custom    |         |                             | B: A1            |                                       | D: ASIL D | xx: OTP xx | wettable flank |

[1] See <u>Table 1</u>

#### Table 2. Ordering information

| Part Number <sup>[1]</sup>                                     | Application             | ASIL                  | Package                         |                                                                                                  |                                      |  |
|----------------------------------------------------------------|-------------------------|-----------------------|---------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------|--|
|                                                                | Application             |                       | Name                            | Description                                                                                      | Version                              |  |
| MFS8600BMBA0ES <sup>[2]</sup>                                  |                         |                       |                                 |                                                                                                  |                                      |  |
| MFS8601BMBA0ES <sup>[2]</sup><br>MFS8602BMBA0ES <sup>[2]</sup> | 24 V battery<br>network | В                     | HPQFN48eP                       | HPQFN48, plastic, thermally<br>enhanced very thin quad flat<br>package, no lead, wettable flanks | SOT619-26                            |  |
|                                                                |                         |                       |                                 |                                                                                                  | 501019-20                            |  |
| MFS8603BMBA0ES <sup>[2]</sup>                                  |                         |                       |                                 |                                                                                                  |                                      |  |
| FS8600_SDS                                                     | Α                       | Il information provid | ded in this document is subject | ct to legal disclaimers.                                                                         | © 2022 NXP B.V. All rights reserved. |  |

### Fail-safe system basis chip with multiple SMPSs and LDOs

| Part Number <sup>[1]</sup>    | Application     | ASIL   |      | Package     |         |
|-------------------------------|-----------------|--------|------|-------------|---------|
| Fait Number                   | Application     | ASIL   | Name | Description | Version |
| MFS8610BMBA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8611BMBA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8612BMBA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8613BMBA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8600BMDA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8601BMDA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8602BMDA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8603BMDA0ES <sup>[2]</sup> | -               | D      |      |             |         |
| MFS8610BMDA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8611BMDA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8612BMDA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8613BMDA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8620BMBA0ES <sup>[2]</sup> |                 | В      |      |             |         |
| MFS8621BMBA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8622BMBA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8623BMBA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8630BMBA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8631BMBA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8632BMBA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8633BMBA0ES <sup>[2]</sup> | 12 V battery    |        |      |             |         |
| MFS8620BMDA0ES <sup>[2]</sup> | network         |        |      |             |         |
| MFS8621BMDA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8622BMDA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8623BMDA0ES <sup>[2]</sup> | _               | D      |      |             |         |
| MFS8630BMDA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8631BMDA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8632BMDA0ES <sup>[2]</sup> |                 |        |      |             |         |
| MFS8633BMDA0ES <sup>[2]</sup> |                 |        |      |             |         |
| PFS8613AMDA0ES <sup>[3]</sup> | 12 V or 24 V    | B or D |      |             |         |
| PFS8613BMDA0ES <sup>[4]</sup> | battery network |        |      |             |         |

Table 2. Ordering information...continued

To order parts in tape and reel, add the R2 suffix to the part number. [1]

Production part number available only after product qualification (A1 silicon pass). [2]

[3] [4] Superset part number that can cover all features for prototype ordering (A0 silicon pass/obsolete).

Superset part number that can cover all features for prototype ordering (A1 silicon pass).

Part numbers ending with A0 OTP code are non-programmed OTP configuration. Preprogrammed OTP configurations are managed through part number extension. For a custom OTP configuration, contact your local NXP sales representative.

### Fail-safe system basis chip with multiple SMPSs and LDOs

## 6 Internal block diagram



FS8600\_SDS Product short data sheet

Fail-safe system basis chip with multiple SMPSs and LDOs

## 7 Pinout information

## 7.1 Pinout



## 7.2 Pin description

| Pin | Name      | Туре           | Description                                                      |
|-----|-----------|----------------|------------------------------------------------------------------|
| 1   | N/C       | N/C            | Not connected pin                                                |
| 2   | LDO1_IN   | Analog input   | Linear regulator #1 input voltage                                |
| 3   | LDO1      | Analog output  | Linear regulator #1 output voltage                               |
| 4   | FCCU2     | Digital input  | MCU Error Monitoring input 2                                     |
| 5   | FCCU1     | Digital input  | MCU Error Monitoring input 1                                     |
| 6   | BOOST_LS  | Analog input   | BOOST Low Side Drain of internal MOSFET                          |
| 7   | BUCK_SW   | Analog output  | Low voltage buck switching node                                  |
| 8   | BUCK_IN   | Analog input   | Low voltage buck input voltage                                   |
| 9   | BAT_SW    | Digital output | Battery switch control output. Active low. Open drain structure. |
| 10  | VMON6_RES | Analog input   | External resistor bridge voltage monitoring input #6             |

FS8600\_SDS

## Fail-safe system basis chip with multiple SMPSs and LDOs

| Table 3. | Pin | descriptioncontinued |
|----------|-----|----------------------|
|----------|-----|----------------------|

| 14510 0. |           | ieu                  |                                                                                                                                                                  |
|----------|-----------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin      | Name      | Туре                 | Description                                                                                                                                                      |
| 11       | BUCK_FB   | Analog input         | Low voltage buck voltage feedback.                                                                                                                               |
| 12       | VMON7_RES | Analog input         | External resistor bridge voltage monitoring input #7                                                                                                             |
| 13       | FS0B      | Digital output       | Fail-safe output 0. Active low. Open drain structure.                                                                                                            |
| 14       | VMON8_RES | Analog input         | External resistor bridge voltage monitoring input #8                                                                                                             |
| 15       | VMON1_DAC | Analog input         | DAC voltage monitoring input #1                                                                                                                                  |
| 16       | PGOOD     | Digital output       | Power good output                                                                                                                                                |
| 17       | RSTB      | Digital input/output | Reset output. Active low. The main function is to reset the MCU.<br>Reset input voltage is monitored in order to detected external<br>reset and fault condition. |
| 18       | VMON2_DAC | Analog input         | DAC voltage monitoring input #2                                                                                                                                  |
| 19       | VMON3_DAC | Analog input         | DAC voltage monitoring input #3                                                                                                                                  |
| 20       | VMON9_RES | Analog input         | External resistor bridge voltage monitoring input #9. Exclusive with FIN (OTP)                                                                                   |
| 20       | FIN       | Digital input        | Frequency synchronization input. Exclusive with VMON9_RES (OTP)                                                                                                  |
| 21       | GNDFS     | Ground               | Fail-safe ground                                                                                                                                                 |
| 22       | GND       | Ground               | Main ground                                                                                                                                                      |
| 23       | XFAILB    | Digital input/output | Power synchronization input/output with NXP low voltage PMIC                                                                                                     |
| 24       | AMUX      | Analog output        | Multiplexed output to be connected to an MCU ADC with selection of the analog parameter thru I2C.                                                                |
| 25       | FOUT      | Digital output       | Frequency synchronization output or digital output (OTP)                                                                                                         |
| 26       | VMON0_I2C | Analog input         | Input voltage for FIN, AMUX, I2C, INTB, FCCU, ERRMON.<br>Internal resistor bridge voltage monitoring input #0                                                    |
| 27       | SCL       | Digital input        | I2C Bus. Clock input                                                                                                                                             |
| 28       | SDA       | Digital input/output | I2C Bus. Bidirectional data line                                                                                                                                 |
| 29       | INTB      | Digital output       | Interrupt output                                                                                                                                                 |
| 30       | PRE_COMP  | Analog input         | VPRE compensation network and negative current sense input                                                                                                       |
| 31       | VMON5_RES | Analog input         | External resistor bridge voltage monitoring input #5                                                                                                             |
| 32       | PRE_BOOT  | Analog input/output  | VPRE bootstrap capacitor                                                                                                                                         |
| 33       | PRE_GHS   | Analog output        | VPRE high side gate driver for external MOSFET                                                                                                                   |
| 34       | PRE_SW    | Analog output        | VPRE switching node                                                                                                                                              |
| 35       | PRE_GLS   | Analog output        | VPRE low side gate driver for external MOSFET                                                                                                                    |
| 36       | ERRMON    | Digital input        | External IC error monitoring input                                                                                                                               |
| 37       | PRE_CSN   | Analog input         | VPRE negative current sense input                                                                                                                                |
| 38       | PRE_CSP   | Analog input         | VPRE positive current sense input                                                                                                                                |
| 39       | PRE_FB    | Analog input         | VPRE voltage feedback.                                                                                                                                           |
| 40       | VBOS      | Analog output        | Best of supply output voltage                                                                                                                                    |
| 41       | WAKE1     | Digital/Analog input | Wake up input 1 (thru ext. serial resistor)                                                                                                                      |
|          |           |                      |                                                                                                                                                                  |

## Fail-safe system basis chip with multiple SMPSs and LDOs

| Pin | Name       | Туре                 | Description                                                                                           |
|-----|------------|----------------------|-------------------------------------------------------------------------------------------------------|
| 42  | VSUP1      | Power Analog Input   | Power supply of the device #1.<br>An external reverse battery protection diode in series is mandatory |
| 43  | VSUP2      | Power Analog Input   | Power supply of the device #2.<br>An external reverse battery protection diode in series is mandatory |
| 44  | WAKE2      | Digital/Analog input | Wake up input 2 (thru ext. serial resistor)                                                           |
| 45  | VBOOST     | Analog output        | Boost output voltage                                                                                  |
| 46  | LDO2       | Analog output        | Linear regulator #2 output voltage                                                                    |
| 47  | VMON4_RINT | Analog input         | Internal resistor bridge voltage monitoring input #4                                                  |
| 48  | DBG        | Analog input         | DEBUG Mode entry and OTP input supply                                                                 |
| EP  | EP         | Ground               | Expose pad must be connected to GND                                                                   |

## 8 Maximum ratings

### Table 4. Maximum ratings

All voltages are with respect to ground, unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol                    | Conditions                   | Parameter                                            | Min  | Мах  | Unit |
|---------------------------|------------------------------|------------------------------------------------------|------|------|------|
| Voltage ratings of 24 V n | etwork application part numb | pers (see <u>Table 2</u> )                           | 1    |      | ,    |
| VSUP1/2                   | DC voltage                   | VSUP1,2 pins                                         | -0.3 | 60   | V    |
| WAKE1/2                   | DC voltage                   | WAKE1,2 pins<br>(external series resistor mandatory) | -1.0 | 60   | V    |
| FS0B                      | DC voltage                   | FS0B pin                                             | -0.3 | 60   | V    |
| BAT_SW                    | DC voltage                   | BAT_SW pin                                           | -0.3 | 60   | V    |
| PRE_SW                    | DC voltage                   |                                                      | -2.0 | 60   | v    |
|                           | Transient voltage < 20 ns    | voltage < 20 ns                                      |      | 60   |      |
| PRE_GHS, PRE_BOOT         | DC voltage                   | PRE_GHS, PRE_BOOT pins                               | -0.3 | 65.5 | V    |
| Voltage ratings of 12 V n | etwork application part numb | ers (see <u>Table 2</u> )                            | 1    |      | ,    |
| VSUP1/2                   | DC voltage                   | VSUP1,2 pins                                         | -0.3 | 36   | V    |
| WAKE1/2                   | DC voltage                   | WAKE1,2 pins<br>(external series resistor mandatory) | -1.0 | 36   | V    |
| FS0B                      | DC voltage                   | FS0B pin                                             | -0.3 | 36   | V    |
| BAT_SW                    | DC voltage                   | BAT_SW pin                                           | -0.3 | 36   | V    |
| DDE SW                    | DC voltage                   |                                                      | -2.0 | 36   | v    |
| PRE_SW                    | Transient voltage < 20 ns    | PRE_SW pin                                           | -3.0 | 36   |      |
| PRE_GHS, PRE_BOOT         | DC voltage                   | PRE_GHS, PRE_BOOT pins                               | -0.3 | 41.5 | V    |
| Voltage ratings of genera | Il pins                      |                                                      |      |      |      |
| BOOST_LS                  | DC voltage                   | BOOST_LS pin                                         | -0.3 | 8.5  | V    |
| VBOOST                    | DC voltage                   | VBOOST pin                                           | -0.3 | 6.5  | V    |
|                           | DC voltage                   |                                                      | -1.0 | 5.5  | .,   |
| BUCK_IN                   | Transient voltage < 3 µs     | BUCK_IN pin                                          |      | 6.5  | V    |
| BUCK_SW                   | Transient voltage < 20 ns    | BUCK_SW pin                                          | -0.3 | 6.5  | V    |
| VMONx                     | DC voltage                   | VMONx_DAC 1-3, VMONy_RES 5-9                         | -0.3 | 36   | V    |
| DBG                       | DC voltage                   | DBG pin                                              | -0.3 | 10   | V    |
| All other pins            | DC voltage                   | at all other pins                                    | -0.3 | 5.5  | V    |

## 9 Electrostatic discharge

### 9.1 Human body model (JESD22/A114)

The device is protected up to  $\pm 2$  kV, according to the human body model standard with 100 pF and 1.5 k $\Omega$ . This protection is ensured at all pins.

### 9.2 Charged device model

The device is protected up to  $\pm 750$  V on corner pins and up to  $\pm 500$  V on all other pins, according to the AEC Q100 - 011 charged device model standard.

### 9.3 Discharged contact test

The device is protected up to ±8 kV, according to the following discharged contact tests.

- Discharged contact test (IEC61000-4-2) at 150 pF and 330  $\Omega$
- Discharged contact test (ISO10605.2008) at 150 pF and 2  $k\Omega$
- Discharged contact test (ISO10605.2008) at 330 pF and 2  $k\Omega$

This protection is ensured at VSUP1, VSUP2, WAKE1, WAKE2, FS0B pins.

## **10** Thermal ratings

| Symbol               | Description (Rating)                                                                                            | Min | Max | Unit |
|----------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|------|
| Thermal rat          | ings                                                                                                            |     |     |      |
| T <sub>A</sub>       | Ambient temperature (Grade 1)                                                                                   | -40 | 125 | °C   |
| TJ                   | Junction temperature (Grade 1)                                                                                  | -40 | 150 | °C   |
| T <sub>STG</sub>     | Storage temperature                                                                                             | -55 | 150 | °C   |
| Thermal res          | sistance (per JEDEC JESD51-2 and JESD51-8)                                                                      |     |     |      |
| R <sub>θJA</sub>     | Thermal resistance junction to ambient (2s2p)                                                                   | _   | 31  | °C/W |
| R <sub>θJA</sub>     | Thermal resistance junction to ambient (2s6p)                                                                   | _   | 23  | °C/W |
| R <sub>θJB</sub>     | Thermal resistance junction to board (2s2p)                                                                     | _   | 15  | °C/W |
| R <sub>θJB</sub>     | Thermal resistance junction to board (2s6p)                                                                     | _   | 10  | °C/W |
| R <sub>θJC_BOT</sub> | Thermal resistance junction to case bottom<br>(between the die and the solder pad on the bottom of the package) | _   | 1   | °C/W |
| $R_{\theta JP\_TOP}$ | Thermal resistance junction to package top (between package top and the junction temperature)                   | _   | 3   | °C/W |

## **11 Revision History**

| Table 6. Revision history |                                |                   |                  |                      |
|---------------------------|--------------------------------|-------------------|------------------|----------------------|
| Document ID               | Release<br>date                | Data sheet status | Change<br>notice | Supersedes           |
| FS8600_SDS v.<br>2.0      | 20221207                       | Product           | 202212001<br>I   | FS8600_<br>SDS v.1.1 |
| Modifications             | Updated                        | Section 2.        |                  |                      |
| FS8600_SDS<br>v.1.1       | 20211123                       | Product           | _                | _                    |
| Modifications:            | <ul> <li>Initial Re</li> </ul> | lease             |                  |                      |

## 12 Legal information

### 12.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <u>http://www.nxp.com</u>.

## 12.2 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 12.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

 $\mbox{Export control}$  — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

© 2022 NXP B.V. All rights reserved.

#### Fail-safe system basis chip with multiple SMPSs and LDOs

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <u>PSIRT@nxp.com</u>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

Suitability for use in automotive applications (functional safety) -This NXP product has been qualified for use in automotive applications. It has been developed in accordance with ISO 26262, and has been ASIL classified accordingly. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application.

### 12.4 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. **NXP** — wordmark and logo are trademarks of NXP B.V.

Fail-safe system basis chip with multiple SMPSs and LDOs

## **Tables**

| Tab. 1. | Device options4       |  |
|---------|-----------------------|--|
|         | Ordering information4 |  |
|         | Pin description7      |  |
|         |                       |  |

| Maximum ratings<br>Thermal ratings |  |
|------------------------------------|--|
| Revision history                   |  |
|                                    |  |

## **Figures**

| Fig. 1. | Simplified application diagram3 |
|---------|---------------------------------|
| Fig. 2. | Block diagram6                  |

Fig. 3. Pin configuration ......7

Fail-safe system basis chip with multiple SMPSs and LDOs

### Contents

| 1   | General description            | 1  |
|-----|--------------------------------|----|
| 2   | Features and benefits          | 2  |
| 3   | Applications                   | 3  |
| 4   | Simplified Application Diagram |    |
| 5   | Ordering information           | 4  |
| 5.1 | Device family                  | 4  |
| 5.2 | Part numbering                 | 4  |
| 6   | Internal block diagram         |    |
| 7   | Pinout information             | 7  |
| 7.1 | Pinout                         | 7  |
| 7.2 | Pin description                | 7  |
| 8   | Maximum ratings                | 10 |
| 9   | Electrostatic discharge        | 11 |
| 9.1 | Human body model (JESD22/A114) | 11 |
| 9.2 | Charged device model           | 11 |
| 9.3 | Discharged contact test        |    |
| 10  | Thermal ratings                | 11 |
| 11  | Revision History               | 12 |
| 12  | Legal information              |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© 2022 NXP B.V.

All rights reserved.

For more information, please visit: http://www.nxp.com

Date of release: 7 December 2022 Document identifier: FS8600\_SDS