# MOSFET - Power, Single, N-Channel, DPAK/IPAK 30 V, 63 A

#### **Features**

- Low R<sub>DS(on)</sub> to Minimize Conduction Losses
- Low Capacitance to Minimize Driver Losses
- Optimized Gate Charge to Minimize Switching Losses
- NVD Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These are Pb-Free Devices

#### **Applications**

- CPU Power Delivery
- DC-DC Converters
- Low Side Switching

#### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise stated)

| Par                                              | Symbol               | Value                 | Unit                                 |                |      |
|--------------------------------------------------|----------------------|-----------------------|--------------------------------------|----------------|------|
| Drain-to-Source Vo                               | $V_{DSS}$            | 30                    | V                                    |                |      |
| Gate-to-Source Vol                               | tage                 |                       | $V_{GS}$                             | ±20            | V    |
| Continuous Drain<br>Current Raja                 |                      | T <sub>A</sub> = 25°C | I <sub>D</sub>                       | 13.8           | Α    |
| (Note 1)                                         |                      | T <sub>A</sub> = 85°C |                                      | 10.7           |      |
| Power Dissipation $R_{\theta JA}$ (Note 1)       |                      | T <sub>A</sub> = 25°C | P <sub>D</sub>                       | 2.63           | W    |
| Continuous Drain<br>Current R <sub>0JA</sub>     |                      | T <sub>A</sub> = 25°C | ID                                   | 10             | Α    |
| (Note 2)                                         | Steady<br>State      | T <sub>A</sub> = 85°C |                                      | 7.8            |      |
| Power Dissipation $R_{\theta JA}$ (Note 2)       | State                | T <sub>A</sub> = 25°C | P <sub>D</sub>                       | 1.4            | W    |
| Continuous Drain<br>Current R <sub>BJC</sub>     |                      | T <sub>C</sub> = 25°C | I <sub>D</sub>                       | 63             | Α    |
| (Note 1)                                         |                      | T <sub>C</sub> = 85°C |                                      | 49             |      |
| Power Dissipation $R_{\theta JC}$ (Note 1)       |                      | T <sub>C</sub> = 25°C | P <sub>D</sub>                       | 54.6           | W    |
| Pulsed Drain<br>Current                          | t <sub>p</sub> =10μs | T <sub>A</sub> = 25°C | I <sub>DM</sub>                      | 126            | Α    |
| Current Limited by Package T <sub>A</sub> = 25°C |                      |                       | I <sub>DmaxPkg</sub>                 | 45             | Α    |
| Operating Junction and Storage<br>Temperature    |                      |                       | T <sub>J</sub> ,<br>T <sub>STG</sub> | -55 to<br>+175 | °C   |
| Source Current (Body Diode)                      |                      |                       | I <sub>S</sub>                       | 45             | Α    |
| Drain to Source dV/dt                            |                      |                       | dV/dt                                | 6              | V/ns |



#### ON Semiconductor®

#### http://onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |  |
|----------------------|-------------------------|--------------------|--|
| 20.14                | 8.0 mΩ @ 10 V           |                    |  |
| 30 V                 | 12.4 mΩ @ 4.5 V         | 63 A               |  |









IPAK CASE 369D STYLE 2

## MARKING DIAGRAMS & PIN ASSIGNMENTS





A = Assembly Location\*

Y = Year WW = Work Week 4808N = Device Code G = Pb-Free Package

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 6 of this data sheet.

1

<sup>\*</sup> The Assembly Location code (A) is front side optional. In cases where the Assembly Location is stamped in the package, the front side assembly code may be blank.

#### **MAXIMUM RATINGS** ( $T_J = 25^{\circ}C$ unless otherwise stated)

| Parameter                                                                                                                                   | Symbol | Value | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|------|
| Single Pulse Drain-to-Source Avalanche Energy ( $V_{DD}$ = 24 V, $V_{GS}$ = 10 V, $I_L$ = 17 $A_{pk}$ , $L$ = 1.0 mH, $R_G$ = 25 $\Omega$ ) | EAS    | 144.5 | mJ   |
| Lead Temperature for Soldering Purposes (1/8" from case for 10 s)                                                                           | $T_L$  | 260   | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                   | Symbol             | Value | Unit |
|---------------------------------------------|--------------------|-------|------|
| Junction-to-Case (Drain)                    | $R_{	heta JC}$     | 2.75  |      |
| Junction-to-TAB (Drain)                     | $R_{	heta JC-TAB}$ | 3.5   | 0000 |
| Junction-to-Ambient - Steady State (Note 1) | $R_{	heta JA}$     | 57    | °C/W |
| Junction-to-Ambient - Steady State (Note 2) | $R_{	heta JA}$     | 107   |      |

- 1. Surface-mounted on FR4 board using 1 sq-in pad, 1 oz Cu.
- 2. Surface-mounted on FR4 board using the minimum recommended pad size.

#### ELECTRICAL CHARACTERISTICS (T = 25°C unless otherwise specified)

| Parameter                                                    | Symbol                                   | Test Condition                                           |                        | Min | Тур  | Max  | Unit  |
|--------------------------------------------------------------|------------------------------------------|----------------------------------------------------------|------------------------|-----|------|------|-------|
| OFF CHARACTERISTICS                                          |                                          |                                                          |                        |     | •    | •    | •     |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                     | $V_{GS} = 0 V, I_D =$                                    | 250 μΑ                 | 30  |      |      | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /<br>T <sub>J</sub> |                                                          |                        |     | 27   |      | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                         | V <sub>GS</sub> = 0 V,                                   | T <sub>J</sub> = 25 °C |     |      | 1    |       |
|                                                              |                                          | $V_{DS} = 24 \text{ V}$                                  | T <sub>J</sub> = 125°C |     |      | 10   | μΑ    |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                         | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 20 \text{ V}$        |                        |     |      | ±100 | nA    |
| ON CHARACTERISTICS (Note 3)                                  |                                          |                                                          |                        |     |      |      |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                      | $V_{GS} = V_{DS}, I_D = 250 \mu A$                       |                        | 1.5 |      | 2.5  | V     |
| Negative Threshold Temperature<br>Coefficient                | V <sub>GS(TH)</sub> /T <sub>J</sub>      |                                                          |                        |     | 5.6  |      | mV/°C |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                      | V <sub>GS</sub> = 10 to 11.5 V                           | I <sub>D</sub> = 30 A  |     | 6.7  | 8.0  |       |
|                                                              |                                          |                                                          | I <sub>D</sub> = 15 A  |     | 6.6  |      | mΩ    |
|                                                              |                                          | V <sub>GS</sub> = 4.5 V                                  | I <sub>D</sub> = 30 A  |     | 10.3 | 12.4 | 1     |
|                                                              |                                          |                                                          | I <sub>D</sub> = 15 A  |     | 9.8  |      |       |
| Forward Transconductance                                     | 9 <sub>FS</sub>                          | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 15 A            |                        |     | 11.4 |      | S     |
| CHARGES AND CAPACITANCES                                     |                                          |                                                          |                        |     |      |      |       |
| Input Capacitance                                            | C <sub>ISS</sub>                         | V <sub>GS</sub> = 0 V, f = 1 MHz, V <sub>DS</sub> = 12 V |                        |     | 1538 |      |       |
| Output Capacitance                                           | C <sub>OSS</sub>                         |                                                          |                        |     | 334  |      | pF    |
| Reverse Transfer Capacitance                                 | C <sub>RSS</sub>                         |                                                          |                        |     | 180  |      |       |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- Pulse Test: pulse width ≤ 300 μs, duty cycle ≤ 2%.
   Switching characteristics are independent of operating junction temperatures.

#### **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise specified) (continued)

| Parameter                    | Symbol              | Test Condit                                                                         | ion                         | Min  | Тур    | Max | Unit |
|------------------------------|---------------------|-------------------------------------------------------------------------------------|-----------------------------|------|--------|-----|------|
| CHARGES AND CAPACITANCES     | •                   | •                                                                                   |                             |      |        |     |      |
| Total Gate Charge            | $Q_{G(TOT)}$        |                                                                                     |                             | 11.3 | 13     |     |      |
| Threshold Gate Charge        | Q <sub>G(TH)</sub>  | 1                                                                                   |                             | 1.6  |        |     |      |
| Gate-to-Source Charge        | $Q_{GS}$            | $V_{GS} = 4.5 \text{ V}, V_{DS} = 1.5 \text{ V}$                                    | 5 V; I <sub>D</sub> = 30 A  |      | 4.9    |     | nC   |
| Gate-to-Drain Charge         | $Q_{GD}$            |                                                                                     |                             |      | 4.9    |     |      |
| Total Gate Charge            | $Q_{G(TOT)}$        | V <sub>GS</sub> = 11.5 V, V <sub>D</sub> :<br>I <sub>D</sub> = 30 A                 | <sub>S</sub> = 15 V;        |      | 26     |     | nC   |
| SWITCHING CHARACTERISTICS (N | Note 4)             | •                                                                                   |                             |      |        |     |      |
| Turn-On Delay Time           | t <sub>d(ON)</sub>  |                                                                                     |                             |      |        |     |      |
| Rise Time                    | t <sub>r</sub>      | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 15                                       | i V, I <sub>D</sub> = 15 A, |      | 21.3   |     |      |
| Turn-Off Delay Time          | t <sub>d(OFF)</sub> | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 15<br>R <sub>G</sub> = 3.0 9             |                             | 14.6 |        | ns  |      |
| Fall Time                    | t <sub>f</sub>      | 1                                                                                   |                             | 6.0  |        |     |      |
| Turn-On Delay Time           | t <sub>d(ON)</sub>  |                                                                                     |                             | 7.7  |        |     |      |
| Rise Time                    | t <sub>r</sub>      | V <sub>GS</sub> = 11.5 V, V <sub>D</sub>                                            |                             | 19.5 |        | ns  |      |
| Turn-Off Delay Time          | t <sub>d(OFF)</sub> | V <sub>GS</sub> = 11.5 V, V <sub>D</sub><br>I <sub>D</sub> = 15 A, R <sub>G</sub> = |                             | 23   |        |     |      |
| Fall Time                    | t <sub>f</sub>      | 1                                                                                   |                             | 3.5  |        |     |      |
| DRAIN-SOURCE DIODE CHARACT   | ERISTICS            |                                                                                     |                             |      |        |     |      |
| Forward Diode Voltage        | V <sub>SD</sub>     | V <sub>GS</sub> = 0 V,                                                              | $T_J = 25^{\circ}C$         |      | 0.93   | 1.2 | \ /  |
|                              |                     | I <sub>S</sub> = 30 A                                                               | T <sub>J</sub> = 125°C      |      | 0.83   |     | · V  |
| Reverse Recovery Time        | t <sub>RR</sub>     |                                                                                     |                             |      | 20     |     |      |
| Charge Time                  | t <sub>a</sub>      | $V_{GS} = 0 \text{ V, dI}_S/\text{dt} =$                                            | 100 A/μs,                   |      | 10.4   |     | ns   |
| Discharge Time               | t <sub>b</sub>      | $V_{GS} = 0 \text{ V, dI}_{S}/\text{dt} = I_{S} = 30 \text{ A}$                     | ١, ٠                        |      | 9.6    |     |      |
| Reverse Recovery Charge      | Q <sub>RR</sub>     | 1                                                                                   |                             | 9.7  |        | nC  |      |
| PACKAGE PARASITIC VALUES     |                     |                                                                                     |                             |      |        |     |      |
| Source Inductance            | L <sub>S</sub>      | -                                                                                   |                             |      | 2.49   |     | nH   |
| Drain Inductance, DPAK       | L <sub>D</sub>      |                                                                                     |                             |      | 0.0164 |     |      |
| Drain Inductance, IPAK       | L <sub>D</sub>      | T <sub>A</sub> = 25°C                                                               |                             | 1.88 |        |     |      |
| Gate Inductance              | L <sub>G</sub>      | 1                                                                                   |                             |      | 3.46   |     |      |
| Gate Resistance              | $R_{G}$             |                                                                                     |                             |      | 1.1    |     | Ω    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Pulse Test: pulse width  $\leq 300~\mu s$ , duty cycle  $\leq 2\%$ .

<sup>4.</sup> Switching characteristics are independent of operating junction temperatures.

#### **TYPICAL PERFORMANCE CURVES**



80  $V_{DS} \ge 10 \text{ V}$ 70 DRAIN CURRENT (AMPS) 60 50 40 30 T<sub>J</sub> = 125°C 20  $T_J = 25^{\circ}C$ ک 10  $T_J = -55^{\circ}C$ 0 2 3 5 V<sub>GS</sub>, GATE-TO-SOURCE VOLTAGE (VOLTS)

Figure 1. On-Region Characteristics

Figure 2. Transfer Characteristics





Figure 3. On-Resistance vs. Gate-to-Source Voltage

Figure 4. On-Resistance vs. Drain Current and Gate Voltage





Figure 5. On–Resistance Variation with Temperature

Figure 6. Drain-to-Source Leakage Current vs. Drain Voltage

#### **TYPICAL PERFORMANCE CURVES**



GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS)



Figure 8. Gate-To-Source and Drain-To-Source Voltage vs. Total Charge





Figure 9. Resistive Switching Time Variation vs. Gate Resistance



Figure 10. Diode Forward Voltage vs. Current



Figure 11. Maximum Rated Forward Biased Safe Operating Area



Figure 12. Maximum Avalanche Energy vs. Starting Junction Temperature

#### **TYPICAL PERFORMANCE CURVES**



Figure 13. Avalanche Characteristics



Figure 14. Thermal Response

#### **ORDERING INFORMATION**

| Device       | Package           | Shipping <sup>†</sup> |
|--------------|-------------------|-----------------------|
| NTD4808NT4G  | DPAK<br>(Pb-Free) | 2500 / Tape & Reel    |
| NTD4808N-1G  | IPAK<br>(Pb-Free) | 75 Units / Rail       |
| NVD4808NT4G* | DPAK<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>NVD Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable.



### **DPAK INSERTION MOUNT**

CASE 369 ISSUE O

**DATE 02 JAN 2000** 





- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI
- Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.

|     | INC   | HES   | MILLIM | IETERS |
|-----|-------|-------|--------|--------|
| DIM | MIN   | MAX   | MIN    | MAX    |
| Α   | 0.235 | 0.250 | 5.97   | 6.35   |
| В   | 0.250 | 0.265 | 6.35   | 6.73   |
| С   | 0.086 | 0.094 | 2.19   | 2.38   |
| D   | 0.027 | 0.035 | 0.69   | 0.88   |
| Е   | 0.033 | 0.040 | 0.84   | 1.01   |
| F   | 0.037 | 0.047 | 0.94   | 1.19   |
| G   | 0.090 | BSC   | 2.29   | BSC    |
| Н   | 0.034 | 0.040 | 0.87   | 1.01   |
| J   | 0.018 | 0.023 | 0.46   | 0.58   |
| K   | 0.350 | 0.380 | 8.89   | 9.65   |
| R   | 0.175 | 0.215 | 4.45   | 5.46   |
| S   | 0.050 | 0.090 | 1.27   | 2.28   |
| V   | 0.030 | 0.050 | 0.77   | 1 27   |

| STYLE 1: |           | STYLE 2: |        | STYLE 3: |         | STYLE 4: |         | STYLE 5: |         | STYLE 6: |      |
|----------|-----------|----------|--------|----------|---------|----------|---------|----------|---------|----------|------|
| PIN 1.   | BASE      | PIN 1.   | GATE   | PIN 1.   | ANODE   | PIN 1.   | CATHODE | PIN 1.   | GATE    | PIN 1.   | MT1  |
| 2.       | COLLECTOR | 2.       | DRAIN  | 2.       | CATHODE | 2.       | ANODE   | 2.       | ANODE   | 2.       | MT2  |
| 3.       | EMITTER   | 3.       | SOURCE | 3.       | ANODE   | 3.       | GATE    | 3.       | CATHODE | 3.       | GATE |
| 4.       | COLLECTOR | 4.       | DRAIN  | 4.       | CATHODE | 4.       | ANODE   | 4.       | ANODE   | 4.       | MT2  |

| DOCUMENT NUMBER: | 98ASB42319B          | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | DPAK INSERTION MOUNT |                                                                                                                                                                               | PAGE 1 OF 1 |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.



## **DPAK (SINGLE GUAGE)** CASE 369AA **ISSUE B** SCALE 1:1 C

**DATE 03 JUN 2010** 

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: INCHES.
  3. THERMAL PAD CONTOUR OPTIONAL WITHIN DI-MENSIONS b3, L3 and Z.
  4. DIMENSIONS D AND E DO NOT INCLUDE MOLD
- FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE
- DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY.
- 6. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H.

|     | INC       | HES   | MILLIN   | IETERS |
|-----|-----------|-------|----------|--------|
| DIM | MIN       | MAX   | MIN      | MAX    |
| Α   | 0.086     | 0.094 | 2.18     | 2.38   |
| A1  | 0.000     | 0.005 | 0.00     | 0.13   |
| b   | 0.025     | 0.035 | 0.63     | 0.89   |
| b2  | 0.030     | 0.045 | 0.76     | 1.14   |
| b3  | 0.180     | 0.215 | 4.57     | 5.46   |
| С   | 0.018     | 0.024 | 0.46     | 0.61   |
| c2  | 0.018     | 0.024 | 0.46     | 0.61   |
| D   | 0.235     | 0.245 | 5.97     | 6.22   |
| Е   | 0.250     | 0.265 | 6.35     | 6.73   |
| е   | 0.090     | BSC   | 2.29 BSC |        |
| Н   | 0.370     | 0.410 | 9.40     | 10.41  |
| L   | 0.055     | 0.070 | 1.40     | 1.78   |
| L1  | 0.108 REF |       | 2.74 REF |        |
| L2  | 0.020 BSC |       | 0.51 BSC |        |
| L3  | 0.035     | 0.050 | 0.89     | 1.27   |
| L4  |           | 0.040 |          | 1.01   |
| Z   | 0.155     |       | 3.93     |        |



## STYLE 1: PIN 1. BASE

2. COLLECTOR 3. EMITTER 4. COLLECTOR

## STYLE 2: PIN 1. GATE

2. DRAIN 3. SOURCE 4. DRAIN

#### STYLE 3: PIN 1. ANODE

2. CATHODE 3. ANODE CATHODE

# STYLE 4: PIN 1. CATHODE 2. ANODE 3. GATE



STYLE 6: PIN 1. MT1 2. MT2 3. GATE STYLE 7: PIN 1. GATE 2. COLLECTOR 3. EMITTER COLLECTOR

#### **SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC** MARKING DIAGRAM\*



XXXXXX = Device Code Α = Assembly Location L = Wafer Lot ٧ = Year = Work Week WW = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part

| DOCUMENT NUMBER: | 98AON13126D         | Electronic versions are uncontrolled except when accessed directly from the Document Reportant Versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | DPAK (SINGLE GAUGE) |                                                                                                                                                                        | PAGE 1 OF 1 |  |

onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries, onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales