COMPLIANT HALOGEN FREE # 6 A, 4.5 V to 15 V Input Synchronous Buck Regulator #### **DESCRIPTION** The SiP12110 is a high frequency current-mode constant on-time (CM-COT) synchronous buck regulator with integrated high-side and low-side power MOSFETs. Its power stage is capable of supplying 6 A continuous current at 1.0 MHz switching frequency. This regulator produces an adjustable output voltage down to 0.6 V from 4.5 V to 15 V input rail to accommodate a variety of applications, including computing, consumer electronics, telecom, and industrial. SiP12110's CM-COT architecture delivers ultrafast transient response with minimum output capacitance and tight ripple regulation at very light load. The part is stable with any capacitor type and no ESR network is required for loop stability. The device also incorporates a power saving scheme that significantly increases light load efficiency. The regulator integrates a full protection feature set, including output overvoltage protection (OVP), output under voltage protection (UVP) and thermal shutdown (OTP). It also has UVLO for input rail and internal soft-start ramp. The SiP12110 is available in lead (Pb)-free power enhanced 3 mm x 3 mm QFN16-33G package. #### **FEATURES** - 4.5 V to 15 V input voltage - Adjustable output voltage down to 0.6 V - 6 A continuous output current - Selectable switching frequency from 400 kHz to 1.0 MHz with an external resistor - Stable with any capacitor. No external ESR network required - Ultrafast transient response - Power saving scheme for increased light load efficiency - ± 1 % accuracy of V<sub>OUT</sub> setting - Cycle-by-cycle current limit - · Fully protected with OTP, SCP, UVP, OVP - P<sub>GOOD</sub> indicator - -40 °C to +125 °C operating junction temperature - · Output voltage tracking - Material categorization: for definitions of compliance please see <a href="https://www.vishay.com/doc?99912"><u>www.vishay.com/doc?99912</u></a> #### **APPLICATIONS** - Point of load regulation for low-power processors, network processors, DSPs, FPGAs, and ASICs - Low voltage, distributed power architectures with 5 V or 12 V rails - Computing, broadband, networking, LAN / WAN, optical, test and measurement - A/V, high density cards, storage, DSL, STB, DVR, DTV, Industrial PC #### TYPICAL APPLICATION CIRCUIT Fig. 1 - Typical Application Circuit for SiP12110 | ORDERING INFORMATION | | | | | |----------------------|------------------|--------------------------|--|--| | PART NUMBER | PACKAGE | MARKING<br>(LINE 2: P/N) | | | | SiP12110DMP-T1-GE4 | QFN16 3 x 3 2110 | | | | | SiP12110DB | Reference board | | | | #### **MARKING** Format: Line 1: Dot Line 2: P/N Line 3: Siliconix logo + ESD symbol Line 4: Factory code + year code + work week code + LOT code | ELECTRICAL PARAMETER | CONDITIONS | LIMIT | UNIT | | |-----------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------------------|------|--| | V <sub>IN</sub> | Reference to P <sub>GND</sub> | -0.3 to 16 | | | | V <sub>CC</sub> | Reference to A <sub>GND</sub> | -0.3 to 6 | | | | LX | Reference to P <sub>GND</sub> | -1 to 16 | | | | 17/40 11 ) | 100 ns; reference to P <sub>GND</sub> | -2 to 17 | | | | LX (AC voltage) | 10 ns; reference to P <sub>GND</sub> | -6 to 17 | V | | | BOOT | | -0.3 to V <sub>IN</sub> + V <sub>CC</sub> | | | | A <sub>GND</sub> to P <sub>GND</sub> | | -0.3 to 0.3 | | | | All logic inputs and outputs (R <sub>ON</sub> , COMP, V <sub>FB</sub> , SS, EN, P <sub>GOOD</sub> ) | Reference to A <sub>GND</sub> | -0.3 to V <sub>CC</sub> + 0.3 | | | | TEMPERATURE | | | 1 | | | Max. operating junction temperature | | -40 to +150 | °C | | | Storage temperature | | -65 to +150 | | | | POWER DISSIPATION | | | | | | Junction to ambient thermal impedance (R <sub>thJA</sub> ) | | 36.3 | °C/W | | | Manian and a discipation | Ambient temperature = 25 °C | 3.4 | 10/ | | | Maximum power dissipation | Ambient temperature = 100 °C | 1.3 | W | | | ESD PROTECTION | | | | | | Electrostatic discharge protection | Human body model, JESD22-A114 | 2 | kV | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | RECOMMENDED OPERATING RANGE (all voltages referenced to GND = 0 V) | | | | | | |--------------------------------------------------------------------|-------------|---------|---------|------|--| | ELECTRICAL PARAMETER | MINIMUM | TYPICAL | MAXIMUM | UNIT | | | V <sub>IN</sub> | 4.5 | - | 15 | | | | V <sub>CC</sub> | 4.5 | - | 5.5 | V | | | V <sub>OUT</sub> | 0.6 | | | | | | TEMPERATURE | | | | | | | Recommended ambient temperature -40 to +85 | | | | °C | | | Operating junction temperature | -40 to +125 | | | | | | DADAMETED | SYMBOL | TEST CONDITION | LIMITS | | | | | |------------------------------------|--------------------------------|-----------------------------------------------------------------------------------|--------|-------|-------|--------|--| | PARAMETER | STINIBUL | $V_{IN}$ = 12 V, $T_A$ = -40 °C to +85 °C | MIN. | TYP. | MAX. | UNIT | | | POWER SUPPLY | | | | | | | | | Power input voltage range | V <sub>IN</sub> | Note 1 | 4.5 | - | 15 | V | | | V <sub>CC</sub> regulator voltage | V <sub>CC</sub> | | 4.5 | 5 | 5.5 | V | | | Input current | IV <sub>IN_NOLOAD</sub> | $T_A = 25$ °C, $R_{on} = 75 \text{ k}\Omega$ , Non-switching, $I_O = 0 \text{ A}$ | - | 1.2 | - | mA | | | Shutdown current | IV <sub>IN_SHDN</sub> | EN = 0 V | - | 5 | 8 | μΑ | | | V <sub>CC</sub> UVLO threshold | V <sub>CC_UVLO</sub> | V <sub>CC</sub> rising | 2.3 | 2.55 | 2.8 | V | | | V <sub>CC</sub> UVLO hysteresis | V <sub>CC_UVLO_HYS</sub> | | - | 300 | - | mV | | | CONTROLLER AND TIMING | | | | | | | | | Feedback reference | V <sub>FB</sub> | T <sub>A</sub> = 25 °C | 0.596 | 0.600 | 0.604 | V | | | reedback reference | VFB | T <sub>A</sub> = -40 °C to +85 °C | 0.594 | 0.600 | 0.606 | V | | | V <sub>FB</sub> input bias current | I <sub>FB</sub> | | - | 2 | 200 | nA | | | Transconductance | g <sub>m</sub> | | - | 1 | - | mS | | | COMP source current | I <sub>COMP_SOURCE</sub> | | - | 50 | - | | | | COMP sink current | I <sub>COMP_SINK</sub> | | - | 50 | - | μA | | | On-time | t <sub>ON</sub> | $R_{on} = 75 \text{ k}\Omega$ | 100 | 135 | 170 | ns | | | Minimum off-time | t <sub>OFF_MIN</sub> . | | 145 | 200 | 255 | | | | Soft start current | I <sub>SS</sub> | | 3 | 5 | 7 | μΑ | | | POWER MOSFETS | | | | | | | | | High-side on resistance | R <sub>ON_HS</sub> | $V_{GS} = 5 \text{ V}$ | - | 45 | 67 | mΩ | | | Low-side on resistance | R <sub>ON_LS</sub> | v <sub>GS</sub> = 5 v | - | 27 | 41 | 1115.2 | | | FAULT PROTECTIONS | | | | | | | | | Over current limit | I <sub>OCP</sub> | Inductor valley current | - | 7.5 | - | Α | | | Output OVP threshold | $V_{FB\_OVP}$ | V <sub>FB</sub> with respect to 0.6 V reference | - | 21 | - | % | | | Output UVP threshold | $V_{FB\_UVP}$ | VFB WITH respect to 0.0 V reference | - | -65 | - | 7 % | | | Over temperature protection | | Rising temperature | - | 160 | - | - °C | | | Over temperature protection | | Hysteresis | - | 35 | - | | | | POWER GOOD | | | | | | | | | Power good output threshold | V <sub>FB_RISING_VTH_OV</sub> | V <sub>FB</sub> rising above 0.6 V reference | - | 21 | - | - % | | | 1 ower good output tilleshold | V <sub>FB_FALLING_VTH_UV</sub> | V <sub>FB</sub> falling below 0.6 V reference | - | -12.5 | - | | | | Power good on resistance | R <sub>ON_PGOOD</sub> | | - | 30 | 60 | Ω | | | Power good delay time | t <sub>DLY_PGOOD</sub> | | - | 5 | - | μs | | | ENABLE THRESHOLD | | | | | | | | | Logic high level | V <sub>EN_H</sub> | | 1.5 | - | - | V | | | Logic low level | V <sub>EN_L</sub> | | - | - | 0.4 | , v | | #### Note $^{(1)}~$ Tie $V_{CC}$ to $V_{IN}$ when $V_{IN} < 5.5 \; V$ #### **FUNCTIONAL BLOCK DIAGRAM** Fig. 2 - SiP12110 Functional Block Diagram #### **PIN CONFIGURATION** Fig. 3 - SiP12110 Pin Configuration (Top View) | PIN CONFIG | PIN CONFIGURATION | | | | | |-------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | PIN NUMBER | NAME | FUNCTION | | | | | 1, 16 | V <sub>IN</sub> | Input supply voltage for power MOS. V <sub>IN</sub> = 4.5 V to 15 V | | | | | 2 | V <sub>CC</sub> | Internal regulator output, tie $V_{\text{CC}}$ to $V_{\text{IN}}$ when $V_{\text{IN}} < 5.5 \text{ V}$ | | | | | 3 | $A_{GND}$ | Analog ground | | | | | 4 | R <sub>ON</sub> | An external resistor between R <sub>ON</sub> and A <sub>GND</sub> sets the switching on time | | | | | 5 | COMP | Connect to an external RC network for loop compensation and droop function | | | | | 6 | $V_{FB}$ | Feedback voltage. 0.6 V (typ.). Use a resistor divider between V <sub>OUT</sub> and A <sub>GND</sub> to set the output voltage | | | | | 7 | SS | An external capacitor between SS and A <sub>GND</sub> sets the soft start time | | | | | 8 | EN | Enable pin. Pull enable above 1.5 V to enable and below 0.4 V to disable the part. Do not float this pin | | | | | 9 | $P_{GOOD}$ | Power good output. Open drain | | | | | 10, 11, 12 | LX | Switching node, inductor connection point | | | | | 13 | воот | Bootstrap pin - connect a capacitor of at least 100 nF from BOOT to LX to develop the floating supply for the high-side gate drive | | | | | 14, 15, PAD | $P_{GND}$ | Power ground | | | | ### **ELECTRICAL CHARACTERISTICS** ( $V_{IN}$ = 12 V, $V_{OUT}$ = 1.2 V, L = 1.5 $\mu$ H, C = 3 x 22 $\mu$ F, unless otherwise noted) Fig. 4 - Efficiency vs. I<sub>OUT</sub> Fig. 5 - Frequency Variation vs. I<sub>OUT</sub> Fig. 6 - Steady-State, $I_{OUT}$ = 0 A CH1 (BRN) = LX (10 V/div), CH3 (BLU) = $V_{OUT}$ (20 mV/div), CH2 (RED) = $I_{COIL}$ (1 A/div), Time = 10 $\mu$ s/div Fig. 7 - Load Regulation vs. I<sub>OUT</sub> Fig. 8 - EN Threshold vs. Temperature Fig. 9 - Steady-State, $I_{OUT} = 6 A$ CH1 (BRN) = LX (10 V/div), CH3 (BLU) = V<sub>OUT</sub> (20 mV/div), CH2 (RED) = $I_{COIL}$ (1 A/div), Time = 1 $\mu$ s/div Fig. 10 - Load Step Undershoot Response, $I_{OUT}$ = 0 A to 6 A CH3 (BLU) = $V_{OUT}$ (500 mV/div), CH1 (BRN) = LX (10 V/div), Time = 20 $\mu$ s/div Fig. 13 - Load Step Overshoot Response, I<sub>OUT</sub> = 6 A to 0 A CH3 (BLU) = V<sub>OUT</sub> (500 mV/div), CH1 (BRN) = LX (10 V/div), Time = 20 µs/div Fig. 11 - Load Step Undershoot Response, $I_{OUT} = 0$ A to 3 A CH2 (RED) = $I_{COIL}$ (5 A/div), CH3 (BLU) = $V_{OUT}$ (200 mV/div), CH1 (BRN) = LX (10 V/div), Time = 10 $\mu$ s/div Fig. 14 - Load Step Overshoot Response, $I_{OUT} = 3$ A to 0 A CH2 (RED) = $I_{COIL}$ (5 A/div), CH3 (BLU) = $V_{OUT}$ (200 mV/div), CH1 (BRN) = LX (10 V/div), Time = 10 $\mu$ s/div Fig. 12 - Start-Up, $I_{OUT}$ = 0 A CH1 (BRN) = LX (10 V/div), CH3 (BLU) = $V_{OUT}$ (0.5 V/div), CH2 (RED) = $I_{COIL}$ (2 A/div), Time = 200 µs/div Fig. 15 - Start-Up, $I_{OUT}$ = 6 A CH1 (BRN) = LX (10 V/div), CH3 (BLU) = $V_{OUT}$ (0.5 V/div), CH2 (RED) = $I_{COIL}$ (5 A/div), Time = 500 µs/div СНЗ $\begin{array}{c} \text{Fig. 16 - Shut-Down, I}_{\text{OUT}} = 0 \text{ A} \\ \text{CH1 (BRN)} = \text{LX (10 V/div), CH3 (BLU)} = \text{V}_{\text{OUT}} \text{ (0.5 V/div),} \\ \text{CH2 (RED)} = \text{I}_{\text{COIL}} \text{ (2 V/div), Time} = 5 \text{ ms/div} \\ \end{array}$ Void Fig. 17 - Over Current Protection, $I_{VALLEY} = 6$ A CH2 (RED) = $I_{COIL}$ (1 A/div), CH3 (BLU) = $V_{OUT}$ (200 mV/div), CH1 (BRN) = LX (10 V/div), Time = 100 µs/div Fig. 18 - Shut-Down, $I_{OUT}$ = 6 A CH1 (BRN) = LX (10 V/div), CH3 (BLU) = $V_{OUT}$ (0.5 V/div), CH2 (RED) = $I_{COIL}$ (5 A/div), Time = 200 µs/div Fig. 19 - Over Current Protection, $I_{VALLEY} = 6$ A CH2 (RED) = $I_{COIL}$ (1 A/div), CH3 (BLU) = $V_{OUT}$ (200 mV/div), CH1 (BRN) = LX (10 V/div), Time = 10 µs/div #### **OPERATIONAL DESCRIPTION** #### **Device Overview** SiP12110 is a high-efficiency monolithic synchronous buck regulator capable of delivering up to 6 A continuous current. The device has programmable switching frequency up to 1 MHz. The control scheme is based on current-mode constant-on-time architecture, which delivers fast transient response and minimizes external components. Thanks to the internal current ramp information, no high-ESR output bulk or virtual ESR network is required for the loop stability. This device also incorporates a power saving feature by enabling diode emulation mode and frequency foldback as load decreases. SiP12110 has a full set of protection and monitoring features: - -Over current protection in pulse-by-pulse mode - -Output over voltage protection - -Output under voltage protection with device latch - -Over temperature protection with hysteresis - -Dedicated enable pin for easy power sequencing - -Power good open drain output This device is available in QFN16 3 x 3 package to deliver high power density and minimize PCB area. #### **Power Stage** SiP12110 integrates a high-performance power stage with a $\sim$ 45 m $\Omega$ high side n-channel MOSFET and a $\sim$ 27 m $\Omega$ low side n-channel MOSFET. The MOSFETs are optimized to achieve 95 % efficiency at up to 1 MHz switching frequency. The power input voltage $(V_{IN})$ can go up to 15 V and down as low as 4.5 V for the power conversion. The logic bias voltage $(V_{CC})$ ranges from 4.5 V to 5.5 V. #### **PWM Control Mechanism** SiP12110 employs a state-of-the-art current-mode COT control mechanism. During steady-state operation, output voltage is compared with internal reference (0.6 V typ.) and the amplified error signal ( $V_{\rm COMP}$ ) is generated on the COMP pin. In the meantime, inductor valley current is sensed, and its slope ( $I_{\rm sense}$ ) is converted into a voltage signal ( $V_{\rm current}$ ) to be compared with $V_{\rm COMP}$ . Once $V_{\rm current}$ is lower than $V_{\rm COMP}$ , a single shot on-time is generated for a fixed time programmed by the external $R_{\rm ON}$ . Figure 20 illustrates the basic block diagram for CM-COT architecture and figure 21 demonstrates the basic operational principle: Fig. 20 - CM-COT Block Diagram Fig. 21 - CM-COT Operational Principle www.vishav.com ### Vishay Siliconix The following equation illustrates the relationship between on-time, $V_{IN}$ , $V_{OUT}$ and $R_{ON}$ value: $$T_{ON} = R_{ON} \; x \; K \; x \; \frac{1}{V_{IN}} \;\;$$ , where K = 17.5 x 10<sup>-12</sup> is a constant set internally Once on-time is set, the pseudo constant frequency is then determined by the following equation: $$f_{sw} = \frac{D}{t_{on}} = \frac{\frac{V_{OUT}}{V_{IN}}}{\frac{1}{V_{IN}} \times R_{ON} \times K} = \frac{V_{OUT}}{R_{ON} \times K}$$ #### Loop Stability and Compensator Design Due to the nature of current mode control, a simple RC network (type II compensator) is required between COMP and A<sub>GND</sub> for loop stability and transient response purpose. The general concept of this loop design is to introduce a single zero through the compensator to determine the crossover frequency of overall close loop system. The overall loop can be broken down into following segments. Output feedback divider transfer function H<sub>fb</sub>Z: $$H_{fb} = \frac{R_{fb2}}{R_{fb1} \times R_{fb2}}$$ Voltage compensator transfer function G<sub>COMP</sub> (s): $$G_{COMP}(s) = \frac{R_O x (1 + sC_{COMP}R_{COMP})}{(1 + sR_OC_{COMP})} gm$$ Modulator transfer function H<sub>mod</sub> (s): $$H_{mod}$$ (s) = $\frac{1}{AV_1 \times R_{DS(on)}} \times \frac{R_{load} \times (1 + sC_0R_{ESR})}{(1 + sC_0R_{load})}$ The complete loop transfer function is given by: $$H_{mod}\left(s\right) = \frac{R_{fb2}}{R_{fb1} \, x \, R_{fb2}} \, x \, \frac{R_O \, x \, (1 + s C_{COMP} R_{COMP})}{(1 + s R_O C_{COMP})} gm \, x \, \frac{1}{AV_1 \, x \, R_{DS(on)}} \, x \, \frac{R_{load} \, x \, (1 + s C_O R_{ESR})}{(1 + s C_O R_{load})}$$ #### When: C<sub>COMP</sub> = compensation capacitor R<sub>COMP</sub> = compensation resistor gm = error amplifier transconductance $R_{load}$ = load resistance $C_O$ = output capacitor $R_{DS(on)} = LS$ switch resistance R<sub>fb1</sub> = feedback resistor connect to LX $R_{fb2}$ = feedback resistor connect to ground $R_O$ = output impedance of error amplifier = 20 $M\Omega$ $AV_1$ = voltage to current gain = 3 #### **Light Load Operation** To further improve efficiency at light-load condition, SiP12110 provides a set of innovative implementations to eliminate LS recirculating current and switching losses. The internal zero crossing detector (ZCD) monitors LX node voltage to determine when inductor current starts to flow negatively. In light load operation as soon as inductor valley current crosses zero, the device first deploys diode emulation mode by turning off LS FET. If load further decreases, switching frequency is further reduced proportional to load condition to save switching losses while keeping output ripple within tolerance. The switching frequency is set by the controller to maintain regulation. At zero load this frequency can go as low as hundreds of Hz. #### **OUTPUT MONITORING AND PROTECTION FEATURES** #### **Output Over-Current Protection (OCP)** SiP12110 has pulse-by-pulse over-current limit control. The inductor valley current is monitored during LS FET turn-on period through $R_{DS(on)}$ sensing. After a pre-defined time, the valley current is compared with internal threshold (7.5 A typ.) to determine the threshold for OCP. If monitored current is higher than threshold, HS turn-on pulse is skipped and LS FET is kept on until the valley current returns below OCP limit. In the severe over-current condition, pulse-by-pulse current limit eventually triggers output under-voltage protection (UVP), which latches the device off to prevent catastrophic thermal-related failure. UVP is described in the next section. OCP is enabled immediately after V<sub>CC</sub> passes UVLO level. Fig. 22 - Over-Current Protection Illustration #### **Output Under-Voltage Protection (UVP)** UVP is implemented by monitoring output through V $_{FB}$ pin. Once the voltage level at V $_{FB}$ is below 0.2 V for more than 20 $\mu$ s, then UVP event is recognized and both HS and LS MOSFETs are turned off. UVP latches the device off until either V $_{CC}$ or EN is recycled. UVP is only active after the completion of soft-start sequence. #### **Output Over-Voltage Protection (OVP)** For OVP implementation, output is monitored through $V_{FB}$ pin. After soft-start, if the voltage level at $V_{FB}$ is above 21 % (typ.), OVP is triggered with HS FET turning off and LS FET turning on immediately to discharge the output. Normal operation is resumed once $V_{FB}$ drops back to 0.675 V. OVP is active immediately after V<sub>CC</sub> passes UVLO level. #### **Over-Temperature Protection (OTP)** SiP12110 has internal thermal monitor block that turns off both HS and LS FETs when junction temperature is above 160 °C (typ.). A hysteresis of 30 °C is implemented, so when junction temperature drops below 130 °C, the device restarts by initiating the soft-start sequence again. #### Soft Start up SiP12110 soft-start time is adjustable by selecting a capacitor value from the following equation. Once $V_{CC}$ is above UVLO level (2.55 V typ.), $V_{OUT}$ will ramp up slowly, rising monotonically to the programmed output voltage. There is an internal 5 $\mu A$ current source tied to the soft start pin which charges the external soft start cap SS time = $$\frac{Cext \times 0.8 \ V}{5 \ \mu A}$$ During soft-start period, OCP is activated. OVP and short-circuit protection are not active until soft-start is complete. #### **Pre-bias Startup** In case of pre-bias startup, output is monitored through $V_{\text{FB}}$ pin. If the sensed voltage on $V_{\text{FB}}$ is higher than the internal reference ramp value, control logic prevents HS and LS FET from switching to avoid negative output voltage spike and excessive current sinking through LS FET. ### Power Good (P<sub>GOOD</sub>) SiP12110's power good is an open-drain output. Pull $P_{GOOD}$ pin high up to 5 V through a 10K resistor to use this signal. power good window is shown in the below diagram. If voltage level on $V_{FB}$ pin is out of this window, $P_{GOOD}$ signal is de-asserted by pulling down to GND. Fig. 23 - P<sub>GOOD</sub> Window and Timing Diagram Fig. 24 - Reference Board Schematic | BILI | BILL OF MATERIAL | | | | | | | |------|------------------|---------------------------|-----------------------------------------------------|---------|--------------|-----------------------|--------------| | ITEM | QTY | REFERENCE | VALUE | VOLTAGE | FOOTPRINT | PART NUMBER | MANUFACTURER | | 1 | 3 | C1, C5, C6 | 0.1 μF | 35 V | C0402-TDK | GMK105BJ104KV-F | Taiyo Yuden | | 2 | 2 | C2, C3 | 22 μF | 10 V | C0805-TDK | LMK212BJ226MG-T | Taiyo Yuden | | 3 | 1 | C4 | 22 μF | 35 V | C0805-TDK | C2012X5R1V226M125AC | TDK | | 4 | 1 | C7 | 2.2 µF | 16 V | C0603-TDK | C0603C225K4PACTU | Kemet | | 5 | 1 | C8 | 10 nF | 16 V | C0402-TDK | CC0402KRX7R7BB103 | Yageo | | 6 | 1 | C9 | 0.47 nF | 50 V | C0402-TDK | C1005C0G1H471J050BA | TDK | | 7 | 1 | IC1 | SiP12110 | - | QFN163 x 3 | SiP12110DMP-T1-GE4 | Vishay | | 8 | 6 | J1, J2, J3, J4,<br>J5, J6 | $V_{IN}, V_{OUT}, V_{O\_GND}, V_{IN\_GND}, EN, PGD$ | - | TP30 | 2108-2-00-44-00-00-07 | Mill-Max | | 9 | 1 | L1 | 1 μH | - | IHLP1616 | IHLP1616BZER1R0M11 | Vishay | | 10 | 1 | R1 | 75 kΩ | - | R0402-Vishay | CRCW040275K0FKEDHP | Vishay | | 11 | 1 | R2 | 0 | - | R0402-Vishay | RCG04020000Z0ED | Vishay | | 12 | 1 | R3 | 6.04 kΩ | - | R0402-Vishay | CRCW04026K04FKED | Vishay | | 13 | 2 | R4, R5 | 100 kΩ | - | R0402-Vishay | CRCW0402100KFKED | Vishay | | 14 | 2 | R6, R7 | 5.11kΩ | - | R0402-Vishay | CRCW04025K11FKED | Vishay | #### **PCB LAYOUT OF REFERENCE BOARD** Fig. 25 - Top Layer Fig. 26 - Inner Layer1 Fig. 27 - Bottom Layer Fig. 28 - Inner Layer2 www.vishay.com # Vishay Siliconix | PRODUCT SUMMARY | | | | | |----------------------------------------------------------------------|--------------------------------------------------------------|--|--|--| | Part number | SiP12110 | | | | | Description | 6 A, 4.5 V to 15 V input, 1.5 MHz synchronous buck regulator | | | | | Input voltage min. (V) | 4.5 | | | | | Input voltage max. (V) | 15 | | | | | Output voltage min. (V) | 0.6 | | | | | Output voltage max. (V) | 5.5 | | | | | Continuous current (A) | 6 | | | | | Switch frequency min. (kHz) | 200 | | | | | Switch frequency max. (kHz) | 1500 | | | | | Pre-bias operation (yes / no) | Yes | | | | | Internal bias reg. (yes / no) | Yes | | | | | Compensation | External | | | | | Enable (yes / no) | Yes | | | | | P <sub>GOOD</sub> (yes / no) | Yes | | | | | Overcurrent protection | Fixed | | | | | Protection | OVP, OCP, OTP, SCP, UVLO | | | | | Light load mode | Powersave | | | | | Peak efficiency (%) | 95 | | | | | Package type | QFN16-33G | | | | | Package size (W, L, H) (mm) | 3.0 x 3.0 x 0.8 | | | | | Status code | 2 | | | | | Product type | microBUCK (step down regulator) | | | | | Applications Computing, consumer, networking, industrial, healthcare | | | | | Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package / tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?64299">www.vishay.com/ppg?64299</a>. # **Recommended Land Pattern QFN16 3x3** All dimensions are in millimeters ## **Legal Disclaimer Notice** Vishay ### **Disclaimer** ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE. Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product. Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability. Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein. Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links. Vishay products are not designed for use in life-saving or life-sustaining applications or any application in which the failure of the Vishay product could result in personal injury or death unless specifically qualified in writing by Vishay. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.