









SCLS414T – APRIL 1998 – REVISED MARCH 2023

# SN74LV595A 8-Bit Shift Registers With 3-State Output Registers

### 1 Features

- V<sub>CC</sub> operation of 2 V to 5.5 V
- Maximum t<sub>pd</sub> of 7.1 ns at 5 V
- Typical V<sub>OLP</sub> (output ground bounce)
   0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Typical V<sub>OHV</sub> (output V<sub>OH</sub> undershoot)
   2.3 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Support mixed-mode voltage operation on all ports
- · 8-bit serial-in, parallel-out shift
- I<sub>off</sub> supports live insertion, partial power-down mode, and back-drive protection
- · Shift register has direct clear
- Latch-up performance exceeds 250 mA per JESD 17

# 2 Applications

- · Output expansion
- · LED matrix control
- 7-segment display control

### 3 Description

The SN74LV595A device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. Both the shift register clock (SRCLK) and storage register clock (RCLK) are positive-edge triggered.

### Package Information<sup>(1)</sup>

| PART NUMBER | PACKAGE        | BODY SIZE (NOM)    |
|-------------|----------------|--------------------|
|             | RGY (VQFN, 16) | 4.00 mm × 3.50 mm  |
|             | PW (TSSOP, 16) | 5.00 mm × 4.40 mm  |
| SN74LV595A  | NS (SO, 16)    | 10.20 mm × 5.30 mm |
|             | D (SOIC, 16)   | 9.00 mm × 3.90 mm  |
|             | BQB (WQFN, 16) | 3.60 mm × 2.60 mm  |

 For all available packages, see the orderable addendum at the end of the data sheet.



**Logic Diagram (Positive Logic)** 



# **Table of Contents**

| 1 Features1                                                         | 7 Parameter Measurement Information 1                 | 1 |
|---------------------------------------------------------------------|-------------------------------------------------------|---|
| 2 Applications1                                                     | 8 Detailed Description1                               | 2 |
| 3 Description1                                                      | 8.1 Overview1                                         |   |
| 4 Revision History2                                                 | 8.2 Functional Block Diagram1                         | 2 |
| 5 Pin Configuration and Functions3                                  | 8.3 Feature Description1                              | 3 |
| 6 Specifications 4                                                  | 8.4 Device Functional Modes1                          | 4 |
| 6.1 Absolute Maximum Ratings4                                       | 9 Application and Implementation1                     | 6 |
| 6.2 ESD Ratings4                                                    | 9.1 Application Information1                          | 6 |
| 6.3 Recommended Operating Conditions5                               | 9.2 Typical Application1                              |   |
| 6.4 Thermal Information5                                            | 9.3 Power Supply Recommendations1                     |   |
| 6.5 Electrical Characteristics6                                     | 9.4 Layout1                                           | 9 |
| 6.6 Timing Requirements, V <sub>CC</sub> = 2.5 V ± 0.2 V6           | 10 Device and Documentation Support2                  | 0 |
| 6.7 Timing Requirements, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 10.1 Documentation Support2                           | 0 |
| 6.8 Timing Requirements, $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$   | 10.2 Receiving Notification of Documentation Updates2 | 0 |
| 6.9 Switching Characteristics, V <sub>CC</sub> = 2.5 V ± 0.2 V8     | 10.3 Support Resources2                               | 0 |
| 6.10 Switching Characteristics, V <sub>CC</sub> = 3.3 V ± 0.3 V8    | 10.4 Trademarks2                                      | 0 |
| 6.11 Switching Characteristics, V <sub>CC</sub> = 5 V ± 0.5 V9      | 10.5 Electrostatic Discharge Caution2                 | 0 |
| 6.12 Noise Characteristics9                                         | 10.6 Glossary2                                        | 0 |
| 6.13 Operating Characteristics9                                     | 11 Mechanical, Packaging, and Orderable               |   |
| 6.14 Typical Characteristics10                                      | Information2                                          | 0 |
|                                                                     |                                                       | _ |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Chai | nges from Revision S (November 2022) to Revision T (March 2023)                                                                                                                                                   | Page                               |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| • U  | lpdated the structural layout of document to current standardlpdated thermal values for NS package from RθJA = 79.4 to 110.8, RθJC(top) = 35.8 to 72.6, ΨJT = 5.5 to 39.7, ΨJB = 39.9 to 72.3, all values in °C/W | 72, $R\theta JB = 40.2 \text{ to}$ |
| Cha  | nges from Revision R (June 2022) to Revision S (November 2022)                                                                                                                                                    | Page                               |
| • C  | Changed the status of the data sheet from: Advanced Information to: Production Data                                                                                                                               | 1                                  |



# **5 Pin Configuration and Functions**



Figure 5-1. D, DW, or PW Package, 16-Pin SOIC, SOP or TSSOP (Top View)



Figure 5-2. BQB or RGY Package, 16-Pin WQFN or VQFN (Transparent Top View)

Table 5-1. Pin Functions

|                  | PIN | TYPE <sup>(1)</sup> | DESCRIPTION                   |
|------------------|-----|---------------------|-------------------------------|
| NAME             | NO. | IIFE( /             | DESCRIPTION                   |
| GND              | 8   | G                   | Ground Pin                    |
| ŌĒ               | 13  | I                   | Output Enable Pin. Active LOW |
| Q <sub>A</sub>   | 15  | 0                   | Q <sub>A</sub> Output         |
| Q <sub>B</sub>   | 1   | 0                   | Q <sub>B</sub> Output         |
| Q <sub>C</sub>   | 2   | 0                   | Q <sub>C</sub> Output         |
| Q <sub>D</sub>   | 3   | 0                   | Q <sub>D</sub> Output         |
| Q <sub>E</sub>   | 4   | 0                   | Q <sub>E</sub> Output         |
| Q <sub>F</sub>   | 5   | 0                   | Q <sub>F</sub> Output         |
| $Q_G$            | 6   | 0                   | Q <sub>G</sub> Output         |
| Q <sub>H</sub>   | 7   | 0                   | Q <sub>H</sub> Output         |
| Q <sub>H</sub> ' | 9   | 0                   | Q <sub>H'</sub> Output        |
| RCLK             | 12  | I                   | RCLK Input                    |
| SER              | 14  | 1                   | SER Input                     |
| SRCLK            | 11  | 1                   | SRCLK Input                   |
| SRCLR            | 10  | 1                   | SRCLR Input                   |
| V <sub>CC</sub>  | 16  | Р                   | Power Pin                     |
| Thermal Pad      |     | _                   | Thermal Pad <sup>(2)</sup>    |

<sup>(1)</sup> I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power

<sup>(2)</sup> RGY and BQB package only



# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                                                             |                       | MIN  | MAX | UNIT |
|------------------|---------------------------------------------------------------------------------------------|-----------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage range                                                                        |                       | -0.5 | 7   | V    |
| VI               | Input voltage range <sup>(2)</sup>                                                          |                       | -0.5 | 7   | V    |
| Vo               | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> |                       | -0.5 | 7   | V    |
| Vo               | Output voltage range applied in the high or low state <sup>(2) (3)</sup>                    |                       |      |     | V    |
| I <sub>IK</sub>  | Input clamp current                                                                         | V <sub>1</sub> < 0    |      | -20 | mA   |
| I <sub>OK</sub>  | Output clamp current                                                                        | V <sub>O</sub> < 0    |      | -50 | mA   |
| Io               | Continuous output current                                                                   | $V_O = 0$ to $V_{CC}$ |      | ±35 | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND                                           |                       |      | ±70 | mA   |
| T <sub>stg</sub> | Storage temperature range                                                                   |                       | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                            | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)     | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Machine Model (MM), per JEDEC specification                | ±200  | V    |
|                    |                         | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 (2) | ±1000 |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>3)</sup> This value is limited to 5.5-V maximum.



# **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                    |                                  | MIN                   | MAX                   | UNIT |  |
|-----------------|------------------------------------|----------------------------------|-----------------------|-----------------------|------|--|
| V <sub>CC</sub> | Supply voltage                     |                                  | 2                     | 5.5                   | V    |  |
|                 |                                    | V <sub>CC</sub> = 2 V            | 1.5                   |                       |      |  |
| .,              | High-level input voltage           | V <sub>CC</sub> = 2.3 V to 2.7 V | V <sub>CC</sub> × 0.7 |                       | V    |  |
| V <sub>IH</sub> | nigri-level iriput voltage         | V <sub>CC</sub> = 3 V to 3.6 V   | V <sub>CC</sub> × 0.7 |                       | V    |  |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V | V <sub>CC</sub> × 0.7 |                       |      |  |
|                 |                                    | V <sub>CC</sub> = 2 V            |                       | 0.5                   |      |  |
| \ /             | Low level input voltage            | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | V <sub>CC</sub> × 0.3 | V    |  |
| $V_{IL}$        | Low-level input voltage            | V <sub>CC</sub> = 3 V to 3.6 V   |                       | V <sub>CC</sub> × 0.3 | V    |  |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V |                       | V <sub>CC</sub> × 0.3 |      |  |
| VI              | Input voltage                      | ·                                | 0                     | 5.5                   | V    |  |
| V <sub>O</sub>  | Output voltage                     | High or low state                | 0                     | V <sub>CC</sub>       | V    |  |
|                 |                                    | 3-state                          | 0                     | 5.5                   |      |  |
|                 |                                    | V <sub>CC</sub> = 2 V            |                       | -50                   | μA   |  |
|                 | High lovel output ourrent          | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | -2                    | mA   |  |
| ОН              | High-level output current          | V <sub>CC</sub> = 3 V to 3.6 V   |                       | -8                    |      |  |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V |                       | -16                   |      |  |
|                 |                                    | V <sub>CC</sub> = 2 V            |                       | 50                    | μA   |  |
| 1               | Low level output ourrent           | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | 2                     |      |  |
| OL              | Low-level output current           | V <sub>CC</sub> = 3 V to 3.6 V   |                       | 8                     | mA   |  |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V |                       | 16                    |      |  |
|                 |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V |                       | 200                   |      |  |
| ∆t/∆v           | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V   |                       | 100                   |      |  |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V |                       | 20                    |      |  |
| T <sub>A</sub>  | Operating free-air temperature     | ·                                | -40                   | 125                   | °C   |  |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*.

### **6.4 Thermal Information**

|                               |                                              |         |         | SN74I   | _V595A  |         |         |        |
|-------------------------------|----------------------------------------------|---------|---------|---------|---------|---------|---------|--------|
| THERMAL METRIC <sup>(1)</sup> |                                              | D       | DB      | NS      | PW      | RGY     | BQB     | UNIT   |
|                               |                                              | 16 PINS |        |
| R <sub>0JA</sub>              | Junction-to-ambient thermal resistance       | 80.2    | 97.8    | 110.8   | 131.2   | 39.5    | 85.9    |        |
| R <sub>θJC(top)</sub>         | Junction-to-case (top) thermal resistance    | 40.3    | 48.1    | 72      | 69.4    | 50.5    | 82.4    |        |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance         | 38.0    | 48.5    | 72.6    | 75.8    | 17.1    | 55.6    | 0000   |
| Ψлт                           | Junction-to-top characterization parameter   | 9.0     | 10.0    | 39.7    | 21      | 0.9     | 9.4     | - °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 37.7    | 47.9    | 72.3    | 75.4    | 17.2    | 55.6    | 1      |
| R <sub>θJC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | N/A     | N/A     | N/A     | N/A     | 5.9     | 33.3    | 1      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).



### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CO                        | NDITIONS                 | V               | -40°                  | C to 85°C | -40°                  | C to 125°C | UNIT   |
|------------------|--------------------------------|--------------------------|-----------------|-----------------------|-----------|-----------------------|------------|--------|
| PARAIVIETER      | TEST CONDITIONS                |                          | V <sub>cc</sub> | MIN                   | TYP MAX   | MIN                   | TYP MA     | X UNII |
|                  |                                | I <sub>OH</sub> = -50 μA | 2 V to 5.5 V    | V <sub>CC</sub> - 0.1 |           | V <sub>CC</sub> - 0.1 |            |        |
|                  |                                | I <sub>OH</sub> = -2 mA  | 2.3 V           | 2                     |           | 2                     |            |        |
| V                | Q <sub>H</sub>                 | I <sub>OH</sub> = -6 mA  | 3 V             | 2.48                  |           | 2.45                  |            | V      |
| V <sub>OH</sub>  | Q <sub>A</sub> –Q <sub>H</sub> | I <sub>OH</sub> = -8 mA  |                 | 2.48                  |           | 2.45                  |            | v      |
|                  | Q <sub>H</sub>                 | I <sub>OH</sub> = -12 mA | 451/            | 3.8                   |           | 3.7                   |            |        |
|                  | Q <sub>A</sub> –Q <sub>H</sub> | I <sub>OH</sub> = -16 mA | 4.5 V           | 3.8                   |           | 3.7                   |            |        |
|                  |                                | I <sub>OL</sub> = 50 μA  | 2 V to 5.5 V    |                       | 0.        | 1                     | 0          | 1      |
|                  |                                | I <sub>OL</sub> = 2 mA   | 2.3 V           |                       | 0.4       | 1                     | 0          | 4      |
| V                | Q <sub>H</sub>                 | I <sub>OL</sub> = 6 mA   | 3 V             |                       | 0.44      | 1                     | 0          | 5 V    |
| V <sub>OL</sub>  | Q <sub>A</sub> -Q <sub>H</sub> | I <sub>OL</sub> = 8 mA   | 3 v             |                       | 0.44      | 1                     | 0          | 5 V    |
|                  | Q <sub>H</sub>                 | I <sub>OL</sub> = 12 mA  | 4.5 V           |                       | 0.5       | 5                     | 0          | 6      |
|                  | Q <sub>A</sub> -Q <sub>H</sub> | I <sub>OL</sub> = 16 mA  | 4.5 V           |                       | 0.5       | 5                     | 0          | 6      |
| I <sub>I</sub>   | V <sub>I</sub> = 5.5 V or GND  |                          | 0 V to 5.5 V    |                       | ±         | 1                     |            | 1 µA   |
| I <sub>OZ</sub>  | $V_O = V_{CC}$ or GND          | $Q_A - Q_H$              | 5.5 V           |                       | ±         | 5                     |            | 5 μΑ   |
| I <sub>CC</sub>  | $V_I = V_{CC}$ or GND          | I <sub>O</sub> = 0       | 5.5 V           |                       | 20        | )                     | 2          | 0 μΑ   |
| I <sub>off</sub> | $V_{I}$ or $V_{O} = 0$ to 5.5  | V                        | 0 V             |                       |           | 5                     |            | 5 µA   |
| C <sub>i</sub>   | $V_I = V_{CC}$ or GND          |                          | 3.3 V           |                       | 3.5       |                       | 3.5        | pF     |

# 6.6 Timing Requirements, $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7-1)

|                  |                |                                     | T <sub>A</sub> = 25 | T <sub>A</sub> = 25°C |     | 35°C | -40°C to 125°C |     | UNIT |
|------------------|----------------|-------------------------------------|---------------------|-----------------------|-----|------|----------------|-----|------|
|                  |                |                                     | MIN                 | MAX                   | MIN | MAX  | MIN            | MAX | UNIT |
| t <sub>w</sub> P |                | SRCLK high or low                   | 7                   |                       | 7.5 |      | 8.5            |     | ns   |
|                  | Pulse duration | RCLK high or low                    | 7                   |                       | 7.5 |      | 8.5            |     |      |
|                  |                | SRCLR low                           | 6                   |                       | 6.5 |      | 7.5            |     |      |
|                  |                | SER before SRCLK↑                   | 5.5                 |                       | 5.5 |      | 6.5            |     |      |
|                  |                | SRCLK↑ before RCLK↑ <sup>(1)</sup>  | 8                   |                       | 9   |      | 10             |     |      |
| t <sub>su</sub>  | Setup time     | SRCLR low before RCLK↑              | 8.5                 |                       | 9.5 |      | 10.5           |     | ns   |
|                  |                | SRCLR high (inactive) before SRCLK↑ | 4                   |                       | 4   |      | 5              |     |      |
| t <sub>h</sub>   | Hold time      | SER after SRCLK↑                    | 1.5                 |                       | 1.5 |      | 2.5            |     | ns   |

<sup>(1)</sup> This setup time allows the storage register to receive stable data from the shift register. The clocks can be tied together, in which case the shift register is one clock pulse ahead of the storage register.

Product Folder Links: SN74LV595A

Submit Document Feedback



# 6.7 Timing Requirements, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7-1)

|                 |                |                                        | T <sub>A</sub> = 25 | °C  | -40°C to | 85°C | -40°C to 1 | UNIT |      |
|-----------------|----------------|----------------------------------------|---------------------|-----|----------|------|------------|------|------|
|                 |                |                                        | MIN                 | MAX | MIN      | MAX  | MIN        | MAX  | UNII |
| t <sub>w</sub>  |                | SRCLK high or low                      | 5.5                 |     | 5.5      |      | 6.5        |      |      |
|                 | Pulse duration | RCLK high or low                       | 5.5                 |     | 5.5      |      | 6.5        |      | ns   |
|                 |                | SRCLR low                              | 5                   |     | 5        |      | 6          |      |      |
|                 |                | SER before SRCLK↑                      | 3.5                 |     | 3.5      |      | 4.5        |      |      |
|                 |                | SRCLK↑ before RCLK↑ <sup>(1)</sup>     | 8                   |     | 8.5      |      | 9.5        |      |      |
| t <sub>su</sub> | Setup time     | SRCLR low before RCLK↑                 | 8                   |     | 9        |      | 10         |      | ns   |
|                 |                | SRCLR high (inactive)<br>before SRCLK↑ | 3                   |     | 3        |      | 4          |      |      |
| t <sub>h</sub>  | Hold time      | SER after SRCLK↑                       | 1.5                 |     | 1.5      |      | 2.5        |      | ns   |

<sup>(1)</sup> This setup time allows the storage register to receive stable data from the shift register. The clocks can be tied together, in which case the shift register is one clock pulse ahead of the storage register.

# 6.8 Timing Requirements, $V_{CC} = 5 V \pm 0.5 V$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7-1)

|                 |                |                                     | T <sub>A</sub> = 25 | °C  | -40°C to 8 | 35°C | -40°C to 125°C<br>MIN MAX |  | UNIT |
|-----------------|----------------|-------------------------------------|---------------------|-----|------------|------|---------------------------|--|------|
|                 |                |                                     | MIN                 | MAX | MIN        | MAX  |                           |  | UNII |
| t <sub>w</sub>  |                | SRCLK high or low                   | 5                   |     | 5          |      | 6                         |  |      |
|                 | Pulse duration | RCLK high or low                    | 5                   |     | 5          |      | 6                         |  | ns   |
|                 |                | SRCLR low                           | 5.2                 |     | 5.2        |      | 6.2                       |  |      |
|                 |                | SER before SRCLK↑                   | 3                   |     | 3          |      | 4                         |  |      |
|                 |                | SRCLK↑ before RCLK↑ <sup>(1)</sup>  | 5                   |     | 5          |      | 6                         |  |      |
| t <sub>su</sub> | Setup time     | SRCLR low before RCLK↑              | 5                   |     | 5          |      | 6                         |  | ns   |
|                 |                | SRCLR high (inactive) before SRCLK↑ | 2.5                 |     | 2.5        |      | 3.5                       |  |      |
| t <sub>h</sub>  | Hold time      | SER after SRCLK↑                    | 2                   |     | 2          |      | 3                         |  | ns   |

<sup>(1)</sup> This setup time allows the storage register to receive stable data from the shift register. The clocks can be tied together, in which case the shift register is one clock pulse ahead of the storage register.



# 6.9 Switching Characteristics, $V_{CC}$ = 2.5 V $\pm$ 0.2 V

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7-1)

| DADAMETED        | FROM    | то                              | LOAD                   | Т   | A = 25°C |      | -40°C to | 85°C | -40°C to 1 | 25°C | UNIT    |
|------------------|---------|---------------------------------|------------------------|-----|----------|------|----------|------|------------|------|---------|
| PARAMETER        | (INPUT) | (OUTPUT)                        | CAPACITANCE            | MIN | TYP      | MAX  | MIN      | MAX  | MIN        | MAX  | UNII    |
| £                |         |                                 | C <sub>L</sub> = 15 pF | 65  | 80       |      | 45       |      | 45         |      | MHz     |
| f <sub>max</sub> |         |                                 | C <sub>L</sub> = 50 pF | 60  | 70       |      | 40       |      | 40         |      | IVII IZ |
| t <sub>PLH</sub> | RCLK    | 0 0                             |                        |     | 8.4      | 14.2 | 1        | 15.8 | 1          | 16.8 |         |
| t <sub>PHL</sub> | KCLK    | Q <sub>A</sub> – Q <sub>H</sub> |                        |     | 8.4      | 14.2 | 1        | 15.8 | 1          | 16.8 |         |
| t <sub>PLH</sub> | SRCLK   | 0                               |                        |     | 9.4      | 19.6 | 1        | 22.2 | 1          | 23.2 |         |
| t <sub>PHL</sub> | SKCLK   | Q <sub>H</sub> ,                |                        |     | 9.4      | 19.6 | 1        | 22.2 | 1          | 23.2 |         |
| t <sub>PHL</sub> | SRCLR   | Q <sub>H</sub> '                | C <sub>L</sub> = 15 pF |     | 8.7      | 14.6 | 1        | 16.3 | 1          | 17.3 | ns      |
| t <sub>PZH</sub> | ŌĒ      | 0 0                             |                        |     | 8.2      | 13.9 | 1        | 15   | 1          | 16   |         |
| t <sub>PZL</sub> | OE      | Q <sub>A</sub> – Q <sub>H</sub> |                        |     | 10.9     | 18.1 | 1        | 20.3 | 1          | 21.3 |         |
| t <sub>PHZ</sub> | ŌĒ      | 0 0                             |                        |     | 8.3      | 13.7 | 1        | 15.6 | 1          | 16.6 |         |
| t <sub>PLZ</sub> | OL      | Q <sub>A</sub> – Q <sub>H</sub> |                        |     | 9.2      | 15.2 | 1        | 16.7 | 1          | 17.7 |         |
| t <sub>PLH</sub> | RCLK    | Q <sub>A</sub> – Q <sub>H</sub> |                        |     | 11.2     | 17.2 | 1        | 19.3 | 1          | 21.3 |         |
| t <sub>PHL</sub> | NOLK    | Q <sub>A</sub> – Q <sub>H</sub> |                        |     | 11.2     | 17.2 | 1        | 19.3 | 1          | 21.3 |         |
| t <sub>PLH</sub> | SRCLK   | Q <sub>H</sub>                  |                        |     | 13.1     | 22.5 | 1        | 25.5 | 1          | 27.5 |         |
| t <sub>PHL</sub> | SINCEN  | QH'                             |                        |     | 13.1     | 22.5 | 1        | 25.5 | 1          | 27.5 |         |
| t <sub>PHL</sub> | SRCLR   | Q <sub>H</sub> '                | C <sub>L</sub> = 50 pF |     | 12.4     | 18.8 | 1        | 21.1 | 1          | 23.1 | ns      |
| t <sub>PZH</sub> | ŌĒ      | 0.0                             |                        |     | 10.8     | 17   | 1        | 18.3 | 1          | 20.3 | 4 1     |
| t <sub>PZL</sub> | OL      | Q <sub>A</sub> – Q <sub>H</sub> |                        |     | 13.4     | 21   | 1        | 23   | 1          | 25   |         |
| t <sub>PHZ</sub> | ŌĒ      | 0.0                             | 1                      |     | 12.2     | 18.3 | 1        | 19.5 | 1          | 21.5 |         |
| t <sub>PLZ</sub> | OE.     | Q <sub>A</sub> – Q <sub>H</sub> |                        |     | 14       | 20.9 | 1        | 22.6 | 1          | 24.6 |         |

# 6.10 Switching Characteristics, $V_{CC}$ = 3.3 V $\pm$ 0.3 V

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7-1)

| DADAMETED        | FROM     | то                              | LOAD                   | T,  | 4 = 25°C |      | –40°C to | 85°C | -40°C to 1 | LINUT |         |
|------------------|----------|---------------------------------|------------------------|-----|----------|------|----------|------|------------|-------|---------|
| PARAMETER        | (INPUT)  | (OUTPUT)                        | CAPACITANCE            | MIN | TYP      | MAX  | MIN      | MAX  | MIN        | MAX   | UNIT    |
| f                |          |                                 | C <sub>L</sub> = 15 pF | 80  | 120      |      | 70       |      | 70         |       | MHz     |
| f <sub>max</sub> |          |                                 | C <sub>L</sub> = 50 pF | 55  | 105      |      | 50       |      | 50         |       | IVII IZ |
| t <sub>PLH</sub> | RCLK     | Q <sub>A</sub> – Q <sub>H</sub> |                        |     | 6        | 11.9 | 1        | 13.5 | 1          | 14.5  |         |
| t <sub>PHL</sub> | NOLK     | Q <sub>A</sub> -Q <sub>H</sub>  |                        |     | 6        | 11.9 | 1        | 13.5 | 1          | 14.5  |         |
| t <sub>PLH</sub> | SRCLK    | Q <sub>H</sub> ,                |                        |     | 6.6      | 13   | 1        | 15   | 1          | 16    |         |
| t <sub>PHL</sub> | SKOLK    | QH'                             |                        |     | 6.6      | 13   | 1        | 15   | 1          | 16    |         |
| t <sub>PHL</sub> | SRCLR    | Q <sub>H</sub> '                | C <sub>L</sub> = 15 pF |     | 6.2      | 12.8 | 1        | 13.7 | 1          | 14.7  | ns      |
| t <sub>PZH</sub> | ŌĒ       | Q <sub>A</sub> – Q <sub>H</sub> |                        |     | 6        | 11.5 | 1        | 13.5 | 1          | 14.5  |         |
| t <sub>PZL</sub> | OL       | Q <sub>A</sub> -Q <sub>H</sub>  |                        |     | 7.8      | 11.5 | 1        | 13.5 | 1          | 14.5  |         |
| t <sub>PHZ</sub> | ŌĒ       | Q <sub>A</sub> – Q <sub>H</sub> |                        |     | 6.1      | 14.7 | 1        | 15.2 | 1          | 16.2  |         |
| $t_{PLZ}$        | OL       | Q <sub>A</sub> − Q <sub>H</sub> |                        |     | 6.3      | 14.7 | 1        | 15.2 | 1          | 16.2  |         |
| t <sub>PLH</sub> | RCLK     | Q <sub>A</sub> – Q <sub>H</sub> |                        |     | 7.9      | 15.4 | 1        | 17   | 1          | 19    |         |
| t <sub>PHL</sub> | KOLK     | Q <sub>A</sub> − Q <sub>H</sub> |                        |     | 7.9      | 15.4 | 1        | 17   | 1          | 19    |         |
| t <sub>PLH</sub> | SRCLK    | Q <sub>H</sub> ,                |                        |     | 9.2      | 16.5 | 1        | 18.5 | 1          | 20.5  |         |
| t <sub>PHL</sub> | SINGLIN  | QH'                             |                        |     | 9.2      | 16.5 | 1        | 18.5 | 1          | 20.5  |         |
| t <sub>PHL</sub> | SRCLR    | Q <sub>H</sub> '                | C <sub>L</sub> = 50 pF |     | 9        | 16.3 | 1        | 17.2 | 1          | 19.2  | ns      |
| t <sub>PZH</sub> | ŌĒ       | Q <sub>A</sub> – Q <sub>H</sub> |                        |     | 7.8      | 15   | 1        | 17   | 1          | 19    |         |
| t <sub>PZL</sub> | <u> </u> | Q <sub>A</sub> − Q <sub>H</sub> |                        |     | 9.6      | 15   | 1        | 17   | 1          | 19    |         |
| t <sub>PHZ</sub> | ŌĒ       | Q <sub>A</sub> – Q <sub>H</sub> |                        |     | 8.1      | 15.7 | 1        | 16.2 | 1          | 18.2  |         |
| t <sub>PLZ</sub> | OL       | QA- QH                          |                        |     | 9.3      | 15.7 | 1        | 16.2 | 1          | 18.2  |         |

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



# 6.11 Switching Characteristics, $V_{CC}$ = 5 V ± 0.5 V

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7-1)

| DADAMETED        | FROM    | то                             | LOAD                   | TA  | = 25°C |      | -40°C to |      | -40°C to 12 | 25°C | LINUT  |
|------------------|---------|--------------------------------|------------------------|-----|--------|------|----------|------|-------------|------|--------|
| PARAMETER        | (INPUT) | (OUTPUT)                       | CAPACITANCE            | MIN | TYP    | MAX  | MIN      | MAX  | MIN         | MAX  | UNIT   |
| f                |         |                                | C <sub>L</sub> = 15 pF | 135 | 170    |      | 115      |      | 115         |      | MHz    |
| f <sub>max</sub> |         |                                | C <sub>L</sub> = 50 pF | 120 | 140    |      | 95       |      | 95          |      | IVITIZ |
| t <sub>PLH</sub> | RCLK    | 0.0                            |                        |     | 4.3    | 7.4  | 1        | 8.5  | 1           | 9.5  |        |
| t <sub>PHL</sub> | KCLK    | $Q_A$ – $Q_H$                  |                        |     | 4.3    | 7.4  | 1        | 8.5  | 1           | 9.5  |        |
| t <sub>PLH</sub> | SRCLK   | Q <sub>H</sub> ,               |                        |     | 4.5    | 8.2  | 1        | 9.4  | 1           | 10.4 |        |
| t <sub>PHL</sub> | SINGLIN | QH'                            |                        |     | 4.5    | 8.2  | 1        | 9.4  | 1           | 10.4 |        |
| t <sub>PHL</sub> | SRCLR   | Q <sub>H</sub> '               | C <sub>L</sub> = 15 pF |     | 4.5    | 8    | 1        | 9.1  | 1           | 10.1 | ns     |
| t <sub>PZH</sub> | ŌĒ      | Q <sub>A</sub> –Q <sub>H</sub> |                        |     | 4.3    | 8.6  | 1        | 10   | 1           | 11   |        |
| t <sub>PZL</sub> | OL      |                                |                        |     | 5.4    | 8.6  | 1        | 10   | 1           | 11   |        |
| t <sub>PHZ</sub> | ŌĒ      | Q <sub>A</sub> –Q <sub>H</sub> |                        |     | 2.4    | 6    | 1        | 7.1  | 1           | 7.1  |        |
| t <sub>PLZ</sub> | OL      | Q <sub>A</sub> −Q <sub>H</sub> |                        |     | 2.7    | 5.1  | 1        | 7.2  | 1           | 7.2  |        |
| t <sub>PLH</sub> | RCLK    | Q <sub>A</sub> –Q <sub>H</sub> |                        |     | 5.6    | 9.4  | 1        | 10.5 | 1           | 12.5 |        |
| t <sub>PHL</sub> | NOLK    | Q <sub>A</sub> −Q <sub>H</sub> |                        |     | 5.6    | 9.4  | 1        | 10.5 | 1           | 12.5 |        |
| t <sub>PLH</sub> | SRCLK   | Q <sub>H</sub> ,               |                        |     | 6.4    | 10.2 | 1        | 11.4 | 1           | 13.4 |        |
| t <sub>PHL</sub> | GROER   | ≪H'                            |                        |     | 6.4    | 10.2 | 1        | 11.4 | 1           | 13.4 |        |
| t <sub>PHL</sub> | SRCLR   | $Q_{H'}$                       | C <sub>L</sub> = 50 pF |     | 6.4    | 10   | 1        | 11.1 | 1           | 13.1 | ns     |
| t <sub>PZH</sub> | ŌĒ      | Q <sub>A</sub> –Q <sub>H</sub> |                        |     | 5.7    | 10.6 | 1        | 12   | 1           | 14   | 4      |
| t <sub>PZL</sub> | OL.     | ∝ <sub>A</sub> −∝ <sub>H</sub> |                        |     | 6.8    | 10.6 | 1        | 12   | 1           | 14   |        |
| t <sub>PHZ</sub> | ŌĒ      | Q <sub>A</sub> –Q <sub>H</sub> |                        |     | 3.5    | 10.3 | 1        | 11   | 1           | 13   |        |
| t <sub>PLZ</sub> | OL      | ∝ <sub>A</sub> −∝ <sub>H</sub> |                        |     | 3.4    | 10.3 | 1        | 11   | 1           | 13   |        |

### **6.12 Noise Characteristics**

 $V_{CC} = 3.3 \text{ V}, C_1 = 50 \text{ pF}, T_{\Delta} = 25^{\circ}\text{C}^{(1)}$ 

| <del>* ((( 0.0</del> | 5 V, OL 00 PI, TA 20 0                        |      |      |      |      |
|----------------------|-----------------------------------------------|------|------|------|------|
|                      | PARAMETER                                     | MIN  | TYP  | MAX  | UNIT |
| V <sub>OL(P)</sub>   | Quiet output, maximum dynamic V <sub>OL</sub> |      | 0.3  |      | V    |
| V <sub>OL(V)</sub>   | Quiet output, minimum dynamic V <sub>OL</sub> |      | -0.2 |      | V    |
| V <sub>OH(V)</sub>   | Quiet output, minimum dynamic V <sub>OH</sub> |      | 2.8  |      | V    |
| V <sub>IH(D)</sub>   | High-level dynamic input voltage              | 2.31 |      |      | V    |
| V <sub>IL(D)</sub>   | Low-level dynamic input voltage               |      |      | 0.99 | V    |

<sup>(1)</sup> Characteristics are for surface-mount packages only.

# **6.13 Operating Characteristics**

 $T_A = 25^{\circ}C$ 

|                      | PARAMETER                 | TEST CO                | ONDITIONS   | V <sub>cc</sub> | TYP | UNIT |
|----------------------|---------------------------|------------------------|-------------|-----------------|-----|------|
| C Bowo               | r dissipation capacitance | $C_1 = 50 \text{ pF},$ | f = 10 MHz  | 3.3 V           | 111 | , E  |
| C <sub>pd</sub> Fowe | dissipation capacitance   | CL = 50 pr,            | I - IU WINZ | 5 V             | 114 | p⊦   |



# **6.14 Typical Characteristics**





### 7 Parameter Measurement Information



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_r \leq 3 \text{ ns}$ .
- D. The outputs are measured one at a time, with one input transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G. t<sub>PHL</sub> and t<sub>PLH</sub> are the same as t<sub>pd</sub>.
- H. All parameters and waveforms are not applicable to all devices.

Figure 7-1. Load Circuit and Voltage Waveforms



# **8 Detailed Description**

### 8.1 Overview

The SN74LV595A device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. The storage register has parallel 3-state outputs. Separate clocks are provided for the shift and storage registers. The shift register has a direct overriding clear ( $\overline{SRCLR}$ ) input, serial (SER) input, and serial outputs for cascading. When the output-enable ( $\overline{OE}$ ) input is high, the outputs are in the high-impedance state. Both the shift register clock (SRCLK) and storage register clock (RCLK) are positive-edge triggered. If both clocks are connected together, then the shift register always is one clock pulse ahead of the storage register.

### 8.2 Functional Block Diagram



Figure 8-1. Logic Diagram (Positive Logic)



### 8.3 Feature Description

### 8.3.1 Balanced CMOS 3-State Outputs

This device includes balanced CMOS 3-state outputs. Driving high, driving low, and high impedance are the three states that these outputs can be in. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device can drive larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times.

When placed into the high-impedance mode, the output will neither source nor sink current, with the exception of minor leakage current as defined in the *Electrical Characteristics* table. In the high-impedance state, the output voltage is not controlled by the device and is dependent on external factors. If no other drivers are connected to the node, then this is known as a floating node and the voltage is unknown. A pull-up or pull-down resistor can be connected to the output to provide a known voltage at the output while it is in the high-impedance state. The value of the resistor will depend on multiple factors, including parasitic capacitance and power consumption limitations. Typically, a 10-k $\Omega$  resistor can be used to meet these requirements.

Unused 3-state CMOS outputs should be left disconnected.

### 8.3.2 Latching Logic

This device includes latching logic circuitry. Latching circuits commonly include D-type latches and D-type flip-flops, but include all logic circuits that act as volatile memory.

When the device is powered on, the state of each latch is unknown. There is no default state for each latch at start-up.

The output state of each latching logic circuit only remains stable as long as power is applied to the device within the supply voltage range specified in the *Recommended Operating Conditions* table.

### 8.3.3 Partial Power Down (Ioff)

This device includes circuitry to disable all outputs when the supply pin is held at 0 V. When disabled, the outputs will neither source nor sink current, regardless of the input voltages applied. The amount of leakage current at each output is defined by the I<sub>off</sub> specification in the *Electrical Characteristics* table.

### 8.3.4 Clamp Diode Structure

Figure 8-2 shows the inputs and outputs to this device have negative clamping diodes only.

### **CAUTION**

Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.



Figure 8-2. Electrical Placement of Clamping Diodes for Each Input and Output

### 8.4 Device Functional Modes

**Table 8-1. Function Table** 

|     |       |           | . 45.00 |          | 011 14510                                                                                 |
|-----|-------|-----------|---------|----------|-------------------------------------------------------------------------------------------|
|     |       | INPUTS(1) |         | FUNCTION |                                                                                           |
| SER | SRCLK | SRCLR     | RCLK    | ŌĒ       | FUNCTION                                                                                  |
| Х   | х     | х         | х       | Н        | Outputs Q <sub>A</sub> -Q <sub>H</sub> are disabled. Q <sub>H</sub> '<br>Remains enabled. |

Submit Document Feedback

**Table 8-1. Function Table (continued)** 

|     |       | INPUTS(1) |      |    |                                                                                                           |
|-----|-------|-----------|------|----|-----------------------------------------------------------------------------------------------------------|
| SER | SRCLK | SRCLR     | RCLK | ŌĒ | FUNCTION                                                                                                  |
| Х   | Х     | Х         | Х    | L  | Outputs Q <sub>A</sub> -Q <sub>H</sub> are enabled.                                                       |
| Х   | Х     | L         | Х    | Х  | Shift register is cleared.                                                                                |
| L   | 1     | Н         | Х    | x  | First stage of the shift register goes low. Other stages store the data of previous stage, respectively.  |
| Н   | 1     | Н         | Х    | ×  | First stage of the shift register goes high. Other stages store the data of previous stage, respectively. |
| Х   | х     | х         | 1    | х  | Shift-register data is stored in the storage register.                                                    |

<sup>(1)</sup> H = High Voltage Level, L = Low Voltage Level, X = Do not Care, Z = High Impedance



### 9 Application and Implementation

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The SN74LV595A is a low-drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The inputs are 5-V tolerant allowing for down translation to V<sub>CC</sub>.

# 9.2 Typical Application



Figure 9-1. SN74LV595A Expanding IOs to Drive LEDs

### 9.2.1 Power Considerations

Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics* section.

The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74LV595A plus the maximum static supply current,  $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only source as much current that is provided by the positive supply source. Be sure to not exceed the maximum total current through  $V_{CC}$  listed in the *Absolute Maximum Ratings*.

Submit Document Feedback

The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74LV595A plus the maximum supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Be sure to not exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*.

The SN74LV595A can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF.

The SN74LV595A can drive a load with total resistance described by  $R_L \ge V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with  $V_{OH}$  and  $V_{OL}$ . When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the  $V_{CC}$  pin.

Total power consumption can be calculated using the information provided in *CMOS Power Consumption and Cpd Calculation*.

Thermal increase can be calculated using the information provided in *Thermal Characteristics of Standard Linear* and Logic (SLL) Packages and Devices.

### CAUTION

The maximum junction temperature,  $T_{J(max)}$  listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device.

### 9.2.2 Input Considerations

Input signals must cross  $V_{IL(max)}$  to be considered a logic LOW, and  $V_{IH(min)}$  to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*.

Unused inputs must be terminated to either  $V_{CC}$  or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the SN74LV595A (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A 10-k $\Omega$  resistor value is often used due to these factors.

The SN74LV595A has CMOS inputs and thus requires fast input transitions to operate correctly, as defined in the *Recommended Operating Conditions* table. Slow input transitions can cause oscillations, additional power consumption, and reduction in device reliability.

Refer to the Feature Description section for additional information regarding the inputs for this device.

### 9.2.3 Output Considerations

The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the  $V_{OH}$  specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the  $V_{OL}$  specification in the *Electrical Characteristics*.

Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device.

Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength.

Unused outputs can be left floating. Do not connect outputs directly to  $V_{CC}$  or ground.

Refer to the Feature Description section for additional information regarding the outputs for this device.



### 9.2.4 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing.

### 9.2.5 Detailed Design Procedure

- Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section.
- 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit; it will, however, ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74LV595A to one or more of the receiving devices.
- 3. Ensure the resistive load at the output is larger than  $(V_{CC} / I_{O(max)}) \Omega$ . This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated previously.
- 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*.

### 9.2.6 Application Curves



Figure 9-2. Simplified Functional Diagram Showing Clock Operation

### 9.3 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions* table.

Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1  $\mu$ F capacitor is recommended. If there are multiple  $V_{CC}$  terminals then 0.01  $\mu$ F or 0.022  $\mu$ F capacitors are recommended for each power terminal. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1  $\mu$ F and 1.0  $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for the best results.

### 9.4 Layout

### 9.4.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or VCC, whichever makes more sense for the logic function or is more convenient.

### 9.4.2 Layout Example



Figure 9-3. Layout Example for the SN74LV595A in TSSOP



### 10 Device and Documentation Support

# **10.1 Documentation Support**

### 10.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, CMOS Power Consumption and Cpd Calculation application report
- Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices appliation report

### 10.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 10.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 10.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 10.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

www.ti.com 21-Aug-2024

### PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|----------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| SN74LV595ABQBR   | ACTIVE   | WQFN         | BQB                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LV595A               | Samples |
| SN74LV595AD      | OBSOLETE | SOIC         | D                  | 16   |                | TBD          | Call TI                       | Call TI            | -40 to 125   | LV595A               |         |
| SN74LV595ADR     | ACTIVE   | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LV595A               | Samples |
| SN74LV595ADRG3   | ACTIVE   | SOIC         | D                  | 16   | 2500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | LV595A               | Samples |
| SN74LV595ADRG4   | ACTIVE   | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LV595A               | Samples |
| SN74LV595ANSR    | ACTIVE   | SO           | NS                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 74LV595A             | Samples |
| SN74LV595APWR    | ACTIVE   | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | LV595A               | Samples |
| SN74LV595APWRG3  | ACTIVE   | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | LV595A               | Samples |
| SN74LV595APWRG4  | ACTIVE   | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LV595A               | Samples |
| SN74LV595APWT    | OBSOLETE | TSSOP        | PW                 | 16   |                | TBD          | Call TI                       | Call TI            | -40 to 125   | LV595A               |         |
| SN74LV595ARGYR   | ACTIVE   | VQFN         | RGY                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LV595A               | Samples |
| SN74LV595ARGYRG4 | ACTIVE   | VQFN         | RGY                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LV595A               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

# PACKAGE OPTION ADDENDUM

www.ti.com 21-Aug-2024

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### OTHER QUALIFIED VERSIONS OF SN74LV595A:

Automotive: SN74LV595A-Q1

Enhanced Product : SN74LV595A-EP

### NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications



www.ti.com 25-Sep-2024

### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS WHO WE PI WHO WE PI WHO WE BO WE Cavity AO

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LV595ABQBR  | WQFN            | BQB                | 16 | 3000 | 180.0                    | 12.4                     | 2.8        | 3.8        | 1.2        | 4.0        | 12.0      | Q1               |
| SN74LV595ADR    | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV595ADRG3  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.8                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV595ADRG4  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV595ANSR   | so              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LV595APWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV595APWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV595APWRG3 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV595APWRG4 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV595APWRG4 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV595ARGYR  | VQFN            | RGY                | 16 | 3000 | 330.0                    | 12.4                     | 3.8        | 4.3        | 1.5        | 8.0        | 12.0      | Q1               |



www.ti.com 25-Sep-2024



\*All dimensions are nominal

| 7 til dilliciololis are nominal |              |                 |      |      |             |            |             |
|---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74LV595ABQBR                  | WQFN         | BQB             | 16   | 3000 | 210.0       | 185.0      | 35.0        |
| SN74LV595ADR                    | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| SN74LV595ADRG3                  | SOIC         | D               | 16   | 2500 | 364.0       | 364.0      | 27.0        |
| SN74LV595ADRG4                  | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| SN74LV595ANSR                   | so           | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV595APWR                   | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LV595APWR                   | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV595APWRG3                 | TSSOP        | PW              | 16   | 2000 | 364.0       | 364.0      | 27.0        |
| SN74LV595APWRG4                 | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV595APWRG4                 | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LV595ARGYR                  | VQFN         | RGY             | 16   | 3000 | 360.0       | 360.0      | 36.0        |

2.5 x 3.5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



**INSTRUMENTS** www.ti.com

PLASTIC QUAD FLAT PACK-NO LEAD



- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.





SOP



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOF



### NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOF



### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated