### Unipolar 2-Phase Stepper Motor Driver ICs # STA7130MC Series Datasheet June, 2016 Rev.4.1 This document describes the STA7130MC series, which are unipolar 2-phase stepping motor driver ICs. This document contains preliminary information on the products under development. If you have any questions, including information on options, please contact your nearest sales or representative office. # **Table of Contents** | 1. | General Description | . 2 | |-----|---------------------------------------------|-----| | 2. | Features and Benefits | | | 3. | Part Numbers and Rated Currents | .2 | | 4. | Specifications | .3 | | 5. | Power Derating Chart | 6 | | 6. | Package Outline Drawing | 6 | | 7. | Functional Block Diagram and Pin Assignment | . 7 | | 8. | Application Example | .8 | | 9. | Truth Tables | .9 | | 10. | Logic Input Pins | 0 | | 11. | Logic Input Timing | l1 | | 12. | Step Sequence Diagrams | 2 | | 13. | Individual Circuit Descriptions | 8 | | 14. | Functional Descriptions | 20 | | 15. | Application Information | 27 | | 16. | Thermal Design Information | 32 | | 17. | Characteristics Data | 34 | | Im | portant Notes3 | 35 | ### 1. General Description Thank you for your long years of patronage for each series of our unipolar 2-phase stepping motor driver ICs. **The STA7130MC series** is our latest release. This document describes summaries of our latest products. #### 2. Features and Benefits - (1) Load (motor supply) voltages, V<sub>M</sub>: 35 V (max.), 0 to 33 V normal operating range - (2) Main power supply voltages, V<sub>BB</sub>: 46 V (max.), 10 to 44 V normal operating range - (3) Maximum output currents, I<sub>O(max)</sub>: 2.0 A, 3.0 A - (4) Clock-in stepping control that allows full-, half-, quarter-, eighth-, and sixteenth-step excitation driving - (5) Built-in "sense resistor" detects motor current - (6) All variants are pin-compatible for enhanced design flexibility - (7) ZIP type 18-pin molded package (STA package) - (8) Self-excitation PWM current control with fixed OFF-time - → OFF-time adjusted automatically by step reference current ratio (3 levels) - (9) Built-in synchronous rectifying circuit reduces power dissipation at PWM-OFF - (10) Synchronous PWM chopping function prevents motor noise in the Hold mode - (11) The Standby mode to reduce IC input current in stand-by state - (12) Built-in protection circuitry against motor coil opens/shorts and thermal shutdown protection - (13) The following functional options are available: - Blanking Time Standard type: 1.5 μs (typ.) Optional type B: 3.0 μs (typ.) **NOTE:** "Optional type B" is abbreviated and referred to as "B" as the letter used for product branding codes. This term and abbreviation are also used throughout this document. See also **Section 6** for more details. #### 3. Part Numbers and Rated Currents Table 3-1 provides product part numbers and rated currents available in the STA7130MC series. Table 3-1. Part Numbers and Rated Currents | | Rated Current | | | | | | |-------------|-------------------------|--|--|--|--|--| | Part Number | (Maximum Setting Value) | | | | | | | STA7132MC | 2.0 A | | | | | | | STA7133MC | 3.0 A | | | | | | ## 4. Specifications Characteristic Load (Motor Supply) Voltage Main Power Supply Voltage Table 4-1. Absolute Maximum Ratings Rating 35 46 Symbol $V_{M}$ $V_{BB}$ Unit Remarks V V A STA7132MC Control current 2.0 **Output Current** $I_{O}$ 3.0 Α STA7133MC value Logic Input Voltage $V_{LI}$ -0.3 to 5.5 ٧ ٧ Logic Output Voltage $V_{LO}$ 5.5 FLAG, MO pins V -0.3 to 5.5 **REF Input Voltage** $V_{\mathsf{REF}}$ **Detection Voltage** $V_{\text{RS}}$ ٧ ±1 W Without heatsink **Power Dissipation** $P_D$ 3.5 °C **Junction Temperature** $\mathsf{T}_\mathsf{J}$ 150 °C **Ambient Temperature** $\mathsf{T}_\mathsf{A}$ -20 to 80 °C Storage Temperature -30 to 150 $T_{stg}$ **NOTE:** Output current ratings may be limited by duty cycles, ambient temperatures, and heat sinking conditions. Do not exceed the maximum output current and the maximum junction temperature (T<sub>J</sub>) given above, under any conditions of use. Table 4-2. Recommended Operating Conditions Unless specifically noted, T<sub>A</sub> = 25 °C | | Standard Value | | | | | |-----------------------------|------------------------|------|------|------|-----------------------------------------------------------------| | Characteristic | Symbol | Min. | Max. | Unit | Remarks | | Load (Motor Supply) Voltage | $V_{M}$ | | 33 | V | | | Main Power Supply Voltage | $V_{BB}$ | 10 | 44 | V | | | Logic Input Voltage | V <sub>IN(Logic)</sub> | 0 | 5.5 | V | | | REF Input Voltage | $V_{REF}$ | 0.1 | 0.9 | V | Control current accuracy degrades at a voltage of 0.1 V or less | | Case Temperature | T <sub>C</sub> | | 85 | °C | Measured at Pin 10 (lead portion), without heatsink | **NOTE:** As the motor supply voltage, $V_M$ , becomes higher, it also approaches the breakdown voltage of the OUTx pins (75 V min.); and breakdown will be more likely to happen. Even if one of the OUTx pins breaks down (due to surge noise or other factors), the STA7130MC series will recognize it as abnormality (coil open) and will run appropriate protection functions. Therefore, a thorough evaluation is recommended. Table 4-3. Electrical Characteristics Unless specifically noted, T<sub>A</sub> = 25 °C, V<sub>BB</sub> = 24 V | | | | Unless | specifically | / noted, | $T_A = 25 ^{\circ}C, V_{BB} = 24 V$ | |------------------------------|---------------------|----------------------------------|------------------------|----------------------------------|----------|-------------------------------------------| | | | | Rating | | | | | Characteristic | Symbol | Min. | Тур. | Max. | Unit | Conditions | | Main Power Supply Current | I <sub>BB</sub> | | | 15 | mA | Normal mode | | | $I_{BBS}$ | | | 3 | mA | Standby mode | | MOSFET Breakdown<br>Voltage | $V_{DSS}$ | 75 | | | V | I <sub>D</sub> = 1 mA | | MOSFET On-Resistance | R <sub>DS(cn)</sub> | | 0.18 | 0.24 | Ω | STA7132MC | | - IVIOGI ET OTI-IXESISTATICE | I VDS(on) | | 0.12 | 0.18 | 32 | STA7133MC | | MOSFET Body Diode | $V_{F}$ | | 0.85 | 1.2 | V | STA7132MC | | Forward Voltage | V <sub>F</sub> | | 0.9 | 1.3 | v | STA7133MC | | Maximum Response Frequency | f <sub>CLK</sub> | 250 | | | kHz | Clock duty cycle = 50% | | Logic Input Voltage | $V_{LIL}$ | 0 | | 0.7 | > | | | Logic Input Voltage | $V_{LIH}$ | 2.3 | | 5.5 | V | R | | Lania kanat Oromant | I <sub>LIL</sub> | | ±1 | | μA | V <sub>LIL</sub> = 0 V | | Logic Input Current | I <sub>LIH</sub> | | ±1 | | μA | V <sub>LIH</sub> = 5 V | | Logic Output Voltage | $V_{LOL}$ | | | 0.5 | V | I <sub>LOL</sub> = 3 mA | | Logic Output Current | I <sub>LOL</sub> | | 4 | 3 | mΑ | V <sub>LOL</sub> = 0.5 V | | DEE land to Valtage | $V_{REF}$ | 0.1 | | 0.9 | V | | | REF Input Voltage | V <sub>REFS</sub> | 2.0 | 3 | 5.5 | V | Standby1 <sup>1)</sup> | | REF Input Current | I <sub>REF</sub> | | ±10 | | μA | V <sub>REF</sub> = 0.1 to 5 V | | | Mode F | | 100 | | | | | | Mode E | | 98.1 | | | | | | Mode D | 10 | 95.7 | | | | | | Mode C | | 92.4 | | | | | | Mode B | | 88.2 | | | | | | Mode A | | 83.1 | | | | | | Mode 9 | | 77.3 | | | | | Step Reference Current | Mode 8 | | 70.7 | | % | $V_{RFF} = 0.1 \text{ to } 0.9 \text{ V}$ | | Ratio | Mode 7 | | 63.4 | | | | | | Mode 6 | | 55.5 | | | | | a of Rec | Mode 5 | | 47.1 | | | | | | Mode 4 | | 38.2 | | | | | <b>X Y</b> | Mode 3 | | 29 | | | | | 40 | Mode 2 | | 19.5 | | | | | | Mode 1 | | 9.8 | | | | | SENSE Detection Voltage | V <sub>SENSE</sub> | V <sub>REF</sub> × 1/3<br>- 0.03 | V <sub>REF</sub> × 1/3 | V <sub>REF</sub> × 1/3<br>+ 0.03 | V | V <sub>REF</sub> = 0.6 V, Mode F | | | 1 | - 0.03 | l . | 1 0.00 | l | <u> </u> | NOTE: Unless specifically noted, negative current is defined as output current flow from a specified pin. $^{1)}$ In a state of: $I_{BBS}$ , output OFF, and sequencer <u>enabled</u>. Table 4-3. Electrical Characteristics (continued) | Unless specifically noted, $T_A = 25$ °C, $V_{BB} = 24$ V | | | | | | | | | |-----------------------------------------------------------|----------------------|--------|------|----------|------|------------------------------------------------------------|--|--| | | | Rating | | | | | | | | Characteristic | Symbol | Min. | Тур. | Max. | Unit | Conditions | | | | Sense Resistor <sup>1)</sup> | R <sub>s</sub> | | 0.15 | | Ω | STA7132MC | | | | Serise Nesistoi | 1/8 | | 0.1 | | \$2 | STA7133MC | | | | Minimum PWM ON-Time | + | | 1.5 | | μs | Standard type | | | | William F WW ON-Time | t <sub>ON(min)</sub> | | 3.0 | | μs | Optional type B | | | | | t <sub>OFF1</sub> | | 12 | | μs | Mode 8 to Mode F | | | | PWM OFF-Time | t <sub>OFF2</sub> | | 9 | | μs | Mode 4 to Mode 7 | | | | | t <sub>OFF3</sub> | | 7 | | μs | Mode 1 = Mode 3 | | | | Standby-Enable Recovery Time | t <sub>SE</sub> | 100 | | | μs | Standby1, Standby2 | | | | Switching Time | t <sub>CON</sub> | | 1.6 | | μs | Clock → Output ON | | | | Switching fille | t <sub>COFF</sub> | | 0.9 | | μs | Clock → Output OFF | | | | Overcurrent Detection Voltage <sup>2)</sup> | V <sub>SCC</sub> | | 0.45 | , | > | SENSE Terminal Voltage | | | | Overcurrent Detection | 1 | | 3 | 1 | Α | STA7132MC | | | | Current (V <sub>SOC</sub> / R <sub>S</sub> ) | loop | | 4.5 | | Α | STA7133MC | | | | Load Disconnection Undetected Time | t <sub>OPP</sub> | | 2 | 70 | μs | From PWM-OFF | | | | Overheat Protection<br>Temperature | T <sub>TSD</sub> | | 125 | <b>Y</b> | °C | Measured at back of device case (after heat has saturated) | | | <sup>&</sup>lt;sup>1)</sup> Protection circuit operates when $V_{\rm SENSE} > V_{\rm SOC}$ . Standby1 Set Range 2.0 V Prohibition Zone OCP (Mode F) 0.9 V Motor Current Set Range 0.1 V Figure 4-1. Setting Range of Reference Voltage, V<sub>REF</sub> **NOTE:** Extra attentions should be paid to the changeover between the motor current setting range and the Standby1 set range. If the changeover takes too long, OCP operation will start when $V_{\rm SENSE} > V_{\rm SOC}$ , depending on the step reference current ratio (Mode) selected. # 5. Power Derating Chart Figure 5-1. Power Derating Chart # 6. Package Outline Drawing - Branding codes: - a Part number: STA713xMC - The lowercase letter x represents a number of either of 2 or 3, according to current ratings. See also Table 3-1, which lists the part numbers and corresponding current ratings. - Optional type B has the suffix letter **B** at the end of its part number. - b Lot number: YMDD - Y is the last digit of the year of manufacture - M is the month of the year (1 to 9, O, N, or D) - DD is the day of the month (01 to 31) # 7. Functional Block Diagram and Pin Assignment Figure 7-1. Functional Block Diagram | Pin No. | Symbol | Function | |---------|--------------|-----------------------------------------------| | 1 | OUTA | Phase A output | | 2 | OUTA | Phase A output | | 3 | SENSEA | Phase A current sensing | | 4 | MO | Output from 2-phase excitation status monitor | | 5 | M1 | | | 6 | M2 | Input for excitation mode & Standby2 setting | | 7 | M3 | | | 8 | CLOCK | Step clock input | | 9 | $V_{BB}$ | Main power supply voltage | | 10 | GND | Ground | | 11 | REF/STANDBY1 | Input for control current / Standby1 setting | | 12 | RESET | Reset input for internal logic | | 13 | CW/CCW | Forward / reverse input | | 14 | SYNC | Synchronous PMW control switch input | | 15 | FLAG | Output from protection circuits monitor | | 16 | SENSEB | Phase B current sensing | | 17 | OUTB | Phase B output | | 18 | OUTB | Phase B output | # 8. Application Example Figure 8-1. Application Example Constants, for reference use only: R1 = $10 \text{ k}\Omega$ R4 to R9 = 1 to $10 \text{ k}\Omega$ (Not required if input state does not reach indefinite.) R2 = $1 \text{ k}\Omega(\text{VR})$ R10 to R11 = 5.1 to 10 k $\Omega$ $R3 = 10 k\Omega$ #### NOTES: - Take precautions to avoid noise on the V<sub>DD</sub> line; noise levels greater than 0.5 V on the V<sub>DD</sub> line may cause device malfunction. Noise can be reduced by separating the logic ground and the power ground on a PCB from the GND pin (Pin 10). - Unused logic input pins (CW/CCW, M1, M2, M3, RESET, and SYNC) <u>must be pulled up or down to VDD or ground</u>. If those unused pins are left open, the device may malfunction. - Unused logic output pins (MO, FLAG) must be kept open. #### 9. Truth Tables #### (1) Input Pins Table 9-1. Truth Table for Common Input Pins | Table 5 1: Truth Table for Common input 1 ins | | | | | | | |-----------------------------------------------|---------------------------|-------------------------------------------------------|-------|--|--|--| | Pin Name | Low Level | High Level | Clock | | | | | RESET | Normal operation | Logic reset | | | | | | CW/CCW | Forward (CW) | Reverse (CCW) | | | | | | M1 | Evoitation m | ada aattina 0 | | | | | | M2 | Standby2 (Prote | excitation mode setting & dby2 (Protection Release)1) | | | | | | M3 | Otanabyz (i rote | otion release) | | | | | | REF/STANDBY1 | Enable | Standby1 | 1 | | | | | SYNC | SYNC Non-sync PWM control | | - 4 | | | | <sup>1)</sup> See Table 9-2 below. Voltage across the REF/STANDBY1 pin controls PWM currents and the Standby1 function. The threshold voltage of this pin is set to approximately 1.75 V. - When $V_{REF} \le 1.5~V$ (low level), the REF/STANDBY1 pin functions as the reference voltage input for normal operation. - When $V_{REF} \geq 2.0$ V (high level), the REF/STANDBY1 pin disables all outputs and then puts the IC into the Standby1 mode. This Standby1 mode disables internal linear circuitry and minimizes the main power supply current, IBB. Although much of the internal circuitry is disabled, the logic circuit is still active. If an input signal on the CLOCK pin is asserted, the internal sequencer/translator circuit reacts and sets a step starting point for the next operation. The Reset function is asynchronous. If an input on the RESET pin is high, the internal logic circuit is reset. Note that a signal on the RESET pin cannot control an output disable command. If not the Standby state, outputs turn on at the starting point of excitation. The Sync function runs only at "2-phase excitation timing." (2-phase excitation timing is a point where the step reference current ratio of both phases A and B is either of Mode 8 or F.) If this function is used at other than the 2-phase excitation timing, an overall balance might collapse because PWM OFF-times and setting currents are different in each of phase A and phase B control scenario. (If this function is used at a point of 1-phase excitation, it does not react as the Sync function does. But there is no problem.) Table 9-2. Commutation & Standby2 Truth Table for Common Input Pins | | Pin Name | | | later of Common Impact inc | |------------------------------|----------|----|----|-------------------------------------| | Excitation Mode | M1 | M2 | М3 | Remarks | | Full step (2 Phase) | L | L | L | Mode 8 fixed | | ruii step (2 riiase) | Ι | L | L | Mode F fixed | | Half step (1-2 Phase) | L | Н | L | Mode 8, and F | | Hall Step (1-2 Fliase) | Η | Н | L | Mode F fixed | | Quarter step (W1-2 Phase) | L | L | Н | Mode 4, 8, C, and F | | Eighth step (2W1-2 Phase) | Η | L | Н | Mode 2, 4, 6, 8, A, C, E, and F | | Sixteenth step (4W1-2 Phase) | L | Н | Н | Mode 1 to F | | Standby2 | Н | Н | Н | Output Disable & Protection Release | The Standby2 function operates in the same way as the Standby1 function does, except that the internal logic circuit enters the Hold mode. Therefore, in the Standby2 mode, the internal sequencer/translator circuit is not activated even if a step command signal occurs on the CLOCK input pin. The Standby2 function can release the state in which the Protection function is active (i.e., Protection Release). #### (2) Output Pins Table 9-3. Truth Table for Monitor Output Pins | Pin Name | Low Level | High Level (Hi-Z) | |----------|--------------------------------------|------------------------------| | MO | Other than 2-phase excitation timing | 2-phase excitation timing | | FLAG | Normal operation | Protection circuit operation | "2-phase excitation timing" is a point where the step reference current ratio of both phases A and B is either of Mode 8 or F. Each monitor output pin is <u>an open-drain type</u> configuration. When using these pins, add a pull-up resistor of approximately 5.1 to $10 \text{ k}\Omega$ . The outputs turn off when the protection circuit starts operating. To release the protection state, re-input the main power supply voltage $(V_{BB})$ or put the IC into the Standby2 mode. # 10. Logic Input Pins The low pass filter (LPF) incorporated with the logic input pins (CLOCK, RESET, CW/CCW, M1, M2, M3, and SYNC) improves noise rejection. The logic inputs are MOS input compatible; therefore, they are in a high impedance state. Note that the IC should be used at a fixed input level, either low or high. If there is a possibility that signals from the microcontroller are in high impedance, add a pull-up/-down resistor. Since outputs from the logic input pins, which function as output ON/OFF controllers, may result in abnormal oscillation, leading to MOSFET breakdown as the worst-case scenario. # 11. Logic Input Timing #### (1) Clock Signal a. A low-to-high transition on the CLOCK input signal advances the sequencer/translator. Clock pulse width should be set at 2 µs or longer in both positive and negative polarities. Therefore, clock response frequency is set to 250 kHz. #### b. Clock Edge Timing With regard to the input logic of the CW/CCW, M1, M2, and M3 pins, a 1 µs delay should occur both before and after a pulse edge, as setup and hold times (see Figure 11-1). The sequencer logic circuitry might malfunction if the logic polarity is changed during these setup and hold times. Figure 11-1. Input Signal Timing Reset 2 µs (min) 5 µs (min) 4 µs (min) 2 µs (min) 2 µs (min) 1 µs (min) 1 µs (min) 1 µs (min) **NOTE:** When awaking from the Standby1 or Standby2 mode, a delay of $\underline{100 \ \mu s}$ or $\underline{longer}$ before sending a clock pulse is recommended. #### (2) Reset Signal M3 a. Reset Signal Pulse Width Reset pulse width is equivalent to the hold time of a high level input. It should be 2 $\mu s$ or longer, same as the clock pulse width. b. Reset Release and Clock Input Timing When the timing of a reset release (falling edge) and a clock edge is simultaneous, the internal logic might result in an unexpected operation. Therefore, a greater than 5 $\mu$ s delay is required between the falling edge of the RESET input signal and the next rising edge of the CLOCK input signal (see Figure 11-1). #### (3) Logic Level Change Logic level inputs on CW/CCW, M1, M2, and M3 set the translator step direction (CW/CCW) and step mode (M1, M2, and M3; see also Table 9-2, the commutation truth table). Changes to those inputs do not take effect until the rising edge of an input signal on the CLOCK pin. However, depending on the type and state of a motor, there may be errors in motor operation such as step-out. A thorough evaluation on the changes of sequence should be carried out. # 12. Step Sequence Diagrams Figure 12-1. Full Step (2 Phase Excitation) ### M1: L, M2: L, M3: L (Mode 8) #### M1: H, M2: L, M3: L (Mode F) Figure 12-2. Half Step (1-2 Phase Excitation) ### M1: L, M2: H, M3: L (1 Phase: Mode F / 2 Phase: Mode 8) #### M1: H, M2: H, M3: L (Mode F) #### **Excitation Change Sequence** The change of excitation modes is determined by the settings of the excitation pins (M1, M2, and M3) before and after a step signal. Table 12-1 shows each excitation mode state setting. Table 12-1. Excitation Mode States | | IADIE 12-1. EXCITATION IVIOCE STATES Internal Sequence State <sup>1)</sup> Step Sequencing <sup>2)</sup> | | | | | | | | | | | |-----------|-----------------------------------------------------------------------------------------------------------|--------|----------|--------|-------------------------------------------|--------|----------|--------|--------------------------|-----------------|---------------------| | Dimenti | Pha | | | se B | 2 Dhana (Full Ctan) 4.2 Dhana (Half Ctan) | | | | | 2W1-2 | 4W1-2 | | Direction | PWM | Mode | PWM | Mode | Mode 8 | Mode F | Mode 8/F | Mode F | W1-2 Phase<br>(1/4 Step) | Phase | Phase<br>(1/16 Step | | | Α | 8 | В | 8 | Х | XX | Х | XX | X | (1/8 Step)<br>X | (1/16 Step | | | A | 7 | В | 9 | | 7.7. | | 701 | | | X | | | Α | 6 | В | Α | | | | | | Х | Х | | | Α | 5 | В | В | | | | | | | Х | | | Α | 4 | В | С | | | | | X | X | Х | | | Α | 3 | В | D | | | | | | | X | | | Α | 2 | В | E | | | | | | Х | X | | | A - | 1 | В | F | | | | | | | X | | | -<br>/A | -<br>1 | B<br>B | F | | | Х | Х | Х | Х | X | | | /A | 2 | В | E | | | | | | Х | X | | | /A | 3 | В | D | | | | | | _ ^ | X | | CCW | /A | 4 | В | C | | | | | Х | Х | X | | | /A | 5 | В | В | | | | | | | X | | <b>A</b> | /A | 6 | В | Α | | | | | | X | X | | | /A | 7 | В | 9 | | | | | | | X | | | /A | 8 | В | 8 | Х | XX | Х | XX | X | X | Х | | | /A | 9 | В | 7 | | | | | | | X | | | /A | A | В | 6 | | | | | | Х | X | | | /A | B<br>C | B<br>B | 5<br>4 | | | | | X | X | X | | | /A | D | В | 3 | | | | | | ^ | X | | | /A | E | В | 2 | | | | | | Х | X | | | /A | F | В | 1 | | | | 1 | | , , | X | | | /A | F | - | - | | | Х | X | X | Х | Х | | | /A | F | /B | 1 | | | | | | | Х | | | /A | Е | /B | 2 | | | | | | X | X | | | /A | D | /B | 3 | | | | | | | X | | | /A | С | /B | 4 | | | | | Х | Х | X | | | /A | В | /B | 5 | | | | | | | X | | | /A | 9 | /B<br>/B | 6<br>7 | | | | | | Х | X | | | /A | 8 | /B | 8 | Х | XX | X | XX | Х | Х | X | | | /A | 7 | /B | 9 | | AA | - ^ | | _ ^ | _ ^ | X | | | /A | 6 | /B | Ā | | | | | | Х | X | | | /A | 5 | /B | В | | | | | | | Х | | | /A | 4 | /B | С | | | | | X | Х | X | | | /A | 3 | /B | D | | | | | | | X | | | /A | 2 | /B | E | | | | | | Х | X | | | /A | 1 | /B | F | | | ., | | | | X | | | - | 1 | /B<br>/B | F | V / | | Х | Х | X | Х | X | | | A | 2 | /B | Ē | | | | | | | X | | | A | 3 | /B / | D | | | | | | Х | X | | | A | 4 | /B | C. | | | | | Х | Х | X | | | Α | 5 | /B | В | | | | | | | X | | | Α | 6 | /B | Α | | | | | | Х | Х | | | Α | 7 | /B | 9 | | | | | | | Х | | | Α | 8 | /B | 8 | Х | XX | Х | XX | Х | Х | X | | ▼ | A | 9 | /B | 7 | | | | | | ., | X | | CW | A | A | /B | 6 | | | | | | Х | X | | CW | A | B<br>C | /B | 5<br>4 | | | | | Х | Х | X | | 74 | A | D | /B | 3 | | | | | ^ | ^ | X | | | A | E | /B | 2 | | | | | | Х | X | | 7 | A | F | /B | 1 | | | | | | _^_ | X | | | Α | F | - | - | | | Х | Х | Х | Х | X | | | Α | F | В | 1 | | | | | | | Х | | | Α | E | В | 2 | | | | | | Х | Х | | | Α | D | В | 3 | | | | | | | Х | | | Α | С | В | 4 | | | | | X | X | X | | | Α | В | В | 5 | | | | | | ,, | X | | | A | A | В | 6 | | | | | | Х | X | | | Α | 9 | В | 7 | | | | | | | Х | <sup>1)</sup> Each mode is defined accordingly to the SLA7070MPRT series. <sup>&</sup>lt;sup>2)</sup> **XX** indicates that sequence state is Mode 8; but step reference current ratio is Mode F. Mode F has a step reference current ratio of 100%, and a PWM OFF-time of 12 µs. ## 13. Individual Circuit Descriptions #### (1) Monolithic IC (MIC) #### Sequencer Logic A single clock strategy is employed for step timing. An input on the CW/CCW pin determines the direction of motor rotation. Excitation mode is controlled by the combination of the M1, M2, and M3 input logic levels. See Section 9 for truth tables, and Section 11 for input timings. #### • DAC (D-to-A Converter) DACs that generate the reference voltage for controlling current. In microstep sequencing, the current at each step is set by the values of a sense resistor ( $R_S$ ), a reference voltage ( $V_{REF}$ ), the output voltage of the DACs, controlled by the output of the sequencer/translator circuit. Internal Reference Voltage = Reference Voltage / 3 × Step Reference Current Ratio For the step reference current ratios, see the electrical characteristics tables given in Section 4. #### · PWM Control Circuits that allow self-excitation PWM current controlling with a fixed OFF-time are used in this series. Each built-in oscillator (OSC) determines an OFF-time and a blanking time for proper PWM operation. The operation mechanism of the PWM control circuitry is identical to that of the STA7130M family. For more detailed functional descriptions, see Section 14. #### Synchronous Control A synchronous chopping circuit that prevents occasional motor noise during a hold state which normally results from the asynchronous PWM operation of both motor phases. When the SYNC input pin is set to logic high, the circuit sends a timing signal that simultaneously turns off the chopping of phases A and B. This function adopts the same operation mechanism applied to the STA7130M series. Therefore, the use of the synchronous control during normal stepping is not recommended, because it produces less motor torque or may cause motor vibration due to staircase current. The use of the synchronous control when the motor is not in operation is only allowed in 2-phase excitation timing, because the differences in current control values and PWM OFF-times between phases A and B exist at other excitation timings; otherwise, these two phases may not be synchronized or may be greatly disrupted in their current control values. #### · Regulator Circuit An integrated regulator circuit is used for powering the output MOSFET gate drive circuit (pre-driver) and other internal linear circuits. #### Protection Circuit Built-in protection circuits against motor coil opens or shorts are provided. This protection is activated by sensing the voltage across internal sense resistors, R<sub>S</sub>. Therefore, an overcurrent condition cannot be detected which results from the OUTx pins or SENSEx pins, or both, shorting to GND. The protection against motor coil opens is available only during PWM operation; therefore, it does not work at constant voltage driving, when the motor is rotating at a high speed. The operation of the protection circuit disables all outputs and reduces the circuit current to approximately one-third. To return from the Protection mode, perform the following steps: - 1) Cycle the main power supply, V<sub>BB</sub>. - 2) Release the protection state by setting logic input pins (M1, M2, and M3) high to change into the Standby2 mode. #### · TSD Circuit A TSD circuit that protects a driver by shifting an output to the Disable mode is incorporated. When the temperature of the product control IC (MIC) rises and becomes higher than its threshold, the circuit starts operating. To reset the function, perform the same steps as described in the Protection Circuit description. #### (2) Output MOSFET Chip The type of MOSFET chips to be mounted varies according to which of the two different output current ratings has been selected. For specifications, see Table 4-3. #### (3) Sense Resistor Sense resistors are incorporated in this series to detect motor current. The resistance of these varies according to which of the two different output current ratings has been selected. For specifications, see Table 4-3. # 14. Functional Descriptions - (1) PWM Current Control - [1] Blanking Time An actual operating waveform on the SENSEx pin when driving a motor is shown in Figure 14-1. Figure 14-1. Operating Waveform on SENSEx Pin during PWM Chopping (Circled area of the left panel is shown in expanded scale in the right panel) Immediately after a PWM turns off, ringing (or spike) noise on the SENSEx pin is observed for a period of a few microseconds. Ringing noise can be generated by various causes, such as capacitance between motor coils or inappropriate motor wiring. Each pair of outputs is controlled by a fixed OFF-time PWM current-control circuit that limits the load current to a target value, I<sub>TRIP</sub>. Initially, an output is enabled and then currents flow through the motor winding and the current sense resistors. When the voltage across the current sense resistors equals the DAC output voltage, V<sub>TRIP</sub>, the current sense comparator resets a PWM latch. This turns off the driver for the fixed OFF-time, during which the load inductance causes the current to recirculate for the OFF-time period. Therefore, if the ringing noise on the sense resistor(s) equals and surpasses V<sub>TRIP</sub>, the PWM turns off (i.e., a hunting phenomenon). To prevent this phenomenon, a blanking time is set to override signals from the current sense comparator for a certain period immediately after the PWM turns on (Figure 14-2). Figure 14-2. SENSEx Pin Waveform Pattern during PMW Control #### [2] Blanking Time and Hunting Phenomenon Although current control can be improved by shortening a blanking time, the degree of margin to a ringing noise decreases simultaneously. For this reason, when a motor is driven by the device, a hunting phenomenon may occur. Figure 14-3 shows an example of the waveform pattern when the phenomenon occurs. In order to overcome this problem, Sanken has released a new option, "type B", which offers a longer blanking time. Having the longer banking time, the optional type B can improve problems such as torque reduction and huge motor noise that are occasionally found during the hunting phenomenon. Figure 14-3. Example of SENSEx Pin Waveform during Hunting Phenomenon #### [3] Blanking Time Difference Table 14-1 shows characteristic differences between two blanking times, shorter and longer blanking periods. This comparison is based on the case where drive conditions, such as a motor, motor power supply voltage, REF input voltage, and circuit constant were kept the same while only the indicated parameters were changed. Table 14-1. Characteristic Comparison of Difference in Blanking Time | Table 14 1: Characteristic Companion of Binerence in Blanking Time | | | | | | | | | |------------------------------------------------------------------------|--------------------|-------------|--|--|--|--|--|--| | Parameter | Better Performance | | | | | | | | | Internal blanking time | Short | Long | | | | | | | | Minimum PWM ON-time | Small ◀ | <del></del> | | | | | | | | Ringing noise suppression | <u> </u> | → Large | | | | | | | | Minimum coil current | Small < | <del></del> | | | | | | | | Coil current waveform distortion at a high rotation (mainly microstep) | | Large | | | | | | | Brief descriptions for each parameter are as follows: • Minimum PWM ON-time, toN(min) This series has a blanking time that is effectively selected and fixed by the PWM control. Therefore, even if an application attempts to shorten its ON-time for limiting currents, it would not go below the fixed blanking time. Minimum PWM ON-time refers to the time when an output is on during this blanking time period, that is, when an output MOSFET is actually turned on. In other words, a blanking time determines a minimum ON-time ("Small" in Table 14-1). · Minimum Coil Current This refers to the coil current when the PWM control is performed during a minimum PWM ON-time. In other words, the device with a shorter blanking time can reduce more coil current. • Coil Current Waveform Distortion during High-Velocity Revolution While a microstep drive is active, the $I_{TRIP}$ value changes to a predetermined value in accordance with a clock input. The $I_{TRIP}$ value (internal reference voltage splitting ratio) is then set up to be a sine wave. Because the PWM control of motor coil current is set according to the $I_{TRIP}$ value, (the envelope of) the motor coil current will also be controlled to be sine wave-like. In fact, due to the inductance characteristic of the coil, the device requires some time to bring the coil current completely to a targeted value ( $I_{TRIP}$ ). Roughly, the relationship between the convergence time $(t_{conv})$ , a time until the coil current settles to its $I_{TRIP}$ value, and the duty cycle $(t_{clk})$ of an input clock pulse in any mode is $$t_{CONV} < t_{clk}$$ , where the coil current waveform amplitude serves as the limit for ITRIP. When the current attempts to increase, the full limit of t<sub>conv</sub> is determined by power supply voltage and the time constant of the motor coil used. While the current attempts to decrease, the full limit is determined by the power supply voltage, the damping time constant of the motor coil used, and the minimum ON-time. The duty cycle ( $t_{clk}$ ) is determined by the frequency of an input clock. It becomes smaller as the frequency of the input clock increases. When the frequency of the input clock is raised, because $t_{clk}$ becomes small, it is normal that the coil current cannot be raised to the $I_{TRIP}$ value within a single clock period. In this situation, the waveform amplitude of the coil current degenerates from the sine wave, referred to as "waveform distortion." Figure 14-4 illustrates the comparison result of waveform distortions. Devices with different blanking times were compared under the operating conditions that power supply voltages, current preset values, motors, and so forth were kept the same. As shown in the areas circled (blanking times) in the figure below, the amplitude envelope of the SENSEx pin waveform in the 1.5 $\mu s$ case, which is the same as the current waveform, has become sine wave-like whereas the waveform in the 3.0 $\mu s$ blanking time case has degenerated from an ideal sine wave. The meaning of the team "Large" in Table 14-1 is as follows: if making a comparison under the same operating conditions, the device with a longer blanking time will result in less waveform distortion due to a lower clock frequency. But if the clock frequency is the same, waveform distortion will be larger due to a shorter blanking time. Even if such distortion is observed, it does not always mean that the motor characteristics will be negatively affected. Therefore, thorough evaluations should be carried out to make an informed decision. Figure 14-4. Comparison of SENSEx Pin Waveforms during High-Speed Revolution #### [4] PWM OFF-time PWM OFF-time for the STA7130MC series is controlled at a fixed time generated by the corresponding internal oscillator. It also is switched in three levels by step current reference ratios. (See Table 4-3 for more details.) In addition, the STA7130MC series provides a function that decreases power losses occurring when the PWM turns off. This function dissipates the back EMF stored in the motor coil at MOSFET turn-on, as well as at PWM turn-on (synchronous rectification operation). Figure 14-5 explains differences between two back EMF generation mechanisms. Whereas the older version of our product series only performs ON/OFF operations using a MOSFET on the PWM-ON side, the STA7130MC series can perform ON/OFF operations using a MOSFET on the PWM-OFF side. To prevent simultaneous switching of the MOSFETs at the synchronous rectification operation, the IC has a dead time of approximately 0.5 µs. During the dead time, the back EMF flows through the body diodes of the MOSFETs. Figure 14-5. Difference in Back EMF Generation Normal Rectification Operation Synchronous Rectification Operation Back EMF at Dead Time PWM ON PWM OFF PWM ON PWM OFF PWM ON Dead Time FET Gate Signal FET Gate Signal Vg FET Gate Signal FET Gate Signa Sense Voltage Sense Voltage Sanken Electric Co., Ltd. Back EMF flows through the body diode of MOFSET during dead time. #### (2) Protection Functions The STA7130MC series includes a motor coil short protection circuit, a motor coil open protection circuit, and an overheat protection circuit. Detailed explanations of each protection circuit are provided below. #### [1] Motor Coil Short Circuit Protection (Load Short) Circuit This protection circuit, embedded in the STA7130MC series, begins to operate when the device detects an increase in the sense resistor voltage level, $V_{RS}$ . The threshold voltage of this protection circuit, $V_{SOC}$ , is set to approximately 0.45 V. Outputs are disabled at the time the protection circuit starts, where $V_{RS}$ exceeds $V_{SOC}$ . Coil Short Circuit Vg VRS Rs Coil Short Circuit Vocp Normal Operation Output Disable Figure 14-6. Motor Coil Short Protection Circuit Operation **NOTE:** Overcurrent that flows without passing the sense resister is undetectable. #### [2] Motor Coil Open Protection Circuit (Patent acquired) Driver destruction can occur when one output pin (motor coil) is disconnected in unipolar drive operation. This is because a MOSFET connected after disconnection will be in an avalanche breakdown state, where very high energy is added with back EMF when PWM is off. With the avalanche state, an output cancels the energy stored in the motor coil where the resisting pressure between the drain and source of the MOSFET is reached (i.e., the condition in which the breakdown occurred). Although MOSFETs with a certain amount of an avalanche energy tolerance rating are used in the STA7130MC series, the avalanche energy tolerance falls as a temperature increases. Because high energy is added repeatedly whenever PWM operation disconnects the MOSFET, the temperature of the MOSFET rises; and when the applied energy exceeds the tolerance, the driver will be destroyed. Therefore, a circuit which detects this avalanche state and protects the driver is added in the STA7130MC series. As explained above, when the motor coil is disconnected, accumulated voltage in the MOSFET causes a reverse current to flow during a PWM OFF-time. For this reason, VRS that is negative during a PWM OFF-time in a normal operation becomes positive when the motor coil is disconnected. Thus, the disconnected motor is detectable by sensing that VRS in the PWM OFF-time is positive. In order to avoid detection malfunctions, the STA7130MC series actuates a dedicated protection function, the motor coil open protection circuit, when the motor disconnection state is detected three times continuously (see Figure 14-7). Figure 14-7. Coil Open Protection Operation **NOTE:** In addition to requiring three breakdown cycles to confirm the open circuit condition, the STA7130MC series provides a fixed delay, an overload disconnection undetected time $(t_{\text{opp}})$ , before the protection is activated. This is to avoid false detections, which can be occurred by surge noise after PWM turn-off, causing an unwanted operation of the function even when the load is not actually disconnected. The figure below describes alternative $t_{\text{opp}}$ scenarios. If a total period of breakdown time exceeds $t_{\text{opp}}$ , the device shuts down the output. If this is the case, check the motor and wiring layout to reduce surge noise. Shortening the breakdown time will allow the protection circuit to function properly. (Variation among device variants and applications should be taken into consideration.) When there is no actual breakdown, normal operations will continue. One possible solution is adding a capacitor between the OUTx and GND pins, which could damp the surge noise sufficiently. #### [3] Overheat Protection Circuit When a product temperature rises and exceeds $T_{tsd}$ , this protection circuit starts operating and sets all outputs to be disabled. NOTE: This product series has multichip composition (one IC for control, four MOSFETs, and two chip resistors). Although main heat sources are the MOSFETs and chip resisters, the location which actually detects temperature is the control IC (MIC). Separated from these main heat sources, the control IC cannot detect a rapid temperature change. Accordingly, perform worst-case thermal evaluations, in which junction temperatures must not exceed a guaranteed value of 150 °C, in your application design phase. # 15. Application Information #### (1) Motor Current Ratio Setting The motor current, Io (Mode F, 100%), for the STA7130MC series is determined by the values chosen for the external components, R1, R2, and the current sense resistors, Rs, in the case of the sample application circuit shown in Figure 8-1. The formula to calculate Io is shown below: $$Io = \frac{R2}{R1 + R2} \times V_{DD} \times \frac{1}{3} / Rs.$$ (1) The double-underlined term represents the reference voltage, $V_{\text{REF}}$ . If V<sub>REF</sub> is set below 0.1 V, the accuracy of IO setting is more likely to be degraded due to the variation between individual devices and/or the impedance of application trace layout. The standard voltage for current ITRIP that the STA7130MC series controls is partially divided by internal DACs: $$I_{TRIP} = \frac{V_{REF}}{R_S} \times \frac{1}{3} \times (\text{Mode Proportion}).$$ (2) #### (2) Lower Limit of Control Current The STA7130MC series uses a self-oscillating PWM current-control topology in which an OFF-time is fixed. As energy stored in motor coil is eliminated within the fixed PWM OFF-time, coil current flows intermittently, as shown in Figure 15-1. Thus, average current decreases as well as motor torque decreases. The point at which current starts flowing to the coil is considered as the lower limit of the control current, $I_{O(min)}$ , where $I_{OUT}$ is a target current level. The lower limit of control current differs by application conditions of the motor or other factors, but it can be calculated from the following formula: $$I_{\text{O(min)}} = \frac{V_M}{R} \left( \frac{1}{\exp\left(-t_{OFF}/t_C\right)} - 1 \right), \quad \text{with } t_C = \frac{L_m}{R}, \text{ and }$$ $$R = R_m + R_{DS(on)} + R_S.$$ $$(3)$$ Where: V<sub>M</sub> is the motor supply voltage, RDS(on) is the MOS FET on-resistance, R<sub>m</sub> is the motor winding resistance, L<sub>m</sub> is the motor winding inductance, toff is the PWM OFF-time, and Rs is the current sense resistor. Even if the control current value is set at less than its lower limit, there is no setting at which the IC fails to operate. However, the control current will worsen against its target current. Figure 15-1. Model Waveform of Control Current Lower Limit #### (3) Avalanche Energy In the unipolar topology of the STA7130MC series, a surge voltage (ringing noise) that exceeds the MOSFET capacity to withstand might be applied to the IC. To prevent damage, the STA7130MC series is designed with built-in MOSFETs having sufficient avalanche resistance to withstand this surge voltage. Therefore, even if surge voltages occur, users will be able to use the IC without any problems. However, in case the motor harness used is too long or the IC is used above its rated current or voltage, there is a possibility that an avalanche energy could be applied that exceeds Sanken design expectations. Thus, users must test the avalanche energy applied to the IC under actual application conditions. The following procedure can be used to check the avalanche energy in an application. Figure 15-2 and Figure 15-3 show test points and waveform characteristics resultant, respectively. Figure 15-2. Test Points From the waveform test result shown in Figure 15-3: $$V_{DS(AV)} = 80 \text{ V},$$ $I_D = 1 \text{ A}, \text{ and}$ $t = 0.5 \text{ } \mu\text{s}.$ The avalanche energy, E<sub>AV</sub>, then can be calculated using the following formula: $$\begin{split} E_{AV} &\approx V_{DS(AV)} \times 1/2 \times I_{D} \times t \\ &= 80 \text{ (V)} \times 1/2 \times 1 \text{ (A)} \times 0.5 \times 10^{-6} \text{ (µs)} \\ &= 0.02 \text{ (mJ)}. \end{split} \tag{4}$$ By comparing the calculated $E_{AV}$ values with the graph shown in Figure 15-4, the application can be evaluated if it is safe for the IC by being within the avalanche energy-tolerated dose range of the MOFSETs. Figure 15-3. Waveform at Avalanche Breakdown Figure 15-4. Iterated Avalanche Energy Tolerated Level, EAV #### (4) Motor Supply Voltage (V<sub>M</sub>) and Main Power Supply Voltage (V<sub>BB</sub>) Because the STA7130MC series has a structure that separates the control IC (MIC) and the power MOSFETs as shown in Figure 7-1, the motor supply and main power supply are electrically separated. Therefore, it is possible to drive the IC with using different power supplies and different voltages for the motor supply and the main power supply. However, extra caution is required because the supply voltage ranges differ among power supplies. #### (5) Internal Logic Circuits #### a. Reset for the Internal Sequencer The sequencer/translator circuit embedded in this product series is initialized by the built-in power-on reset function, which is activated at a time when the main power supply $(V_{BB})$ is applied. Therefore, the output immediately after power-on indicates a status that the power circuits are in the home state. When the sequencer/translator must be reset after the motor has been operating, a signal must be input on the RESET pin. In a case in which external reset control is not necessary and the RESET pin is not used, the RESET pin must be pulled to logic low on the application circuit board. When external reset controlling is not necessary and the RESET pin is not used, the RESET pin must be pulled to logic low on an application circuit board. #### b. Clock Input The STA7130MC series is designed to move one sequence increment at a time, according to the current stepping mode, when a positive clock pulse edge is detected. When a clock input signal stops, the present excitation state enters a motor hold state. At this time, there is no difference to the IC if the clock input signal is at low level or high level. #### c. Chopping Synchronous Circuit The STA7130MC series has a chopping synchronous function to protect from abnormal noises that may occasionally occur during the motor Hold mode. This function can be operated by setting the SYNC pin at high level. However, if this function is used during motor rotation, control current does not stabilize; and that may result in reduced motor torque and/or increased vibration. Note that the synchronous circuit should be disabled to control the motor current properly even when it is used in other than the 2-phase excitation state (Modes 8 and F) or the 1-phase excitation hold state. In normal operation, an external microcomputer sends an input signal for switching. However, in applications where any input signals cannot be transmitted adequately due to a limited number of ports, the following method can be taken to use the function. The schematic diagram in Figure 15-5 shows how the IC is designed so that a signal on the SYNC pin can be determined by an input signal on the CLOCK pin. Figure 15-5. Clock Signal Shutoff Detection Circuit Figure 15-6. Clock Signal Edge Detection Circuit When the CLOCK pin receives a logic high signal, the internal capacitor, C, is charged, and the SYNC pin signal is set to logic low. However, if the input signal on the CLOCK pin cannot rise above a logic low level, the capacitor is discharged by the internal resistor, R, and the SYNC pin signal is set to logic high, causing the IC to shift to the synchronous mode. RC time constant in the circuit should be determined by the minimum clock frequency used. When using a sequence that keeps an input signal on the CLOCK pin at logic high, an inverter circuit must be added. When the CLOCK pin signal is set at an undetermined level, an edge detection circuit (Figure 15-6) can be added to prepare a proper clock input signal, allowing correct processing by the circuit illustrated in Figure 15-5. #### d. Output Disable Circuits (Standby1 and Standy2) There are two methods to set the IC to a motor free-state (coast, with outputs disabled). One is to set the REF pin to more than 2 V (Standby1). And the other is to set all the excitation mode setting pins (M1, M2, and M3) to high (Standby2). In either way, the IC is put into the Standby mode, which stops the main power supply and reduces circuit current. The difference between the two methods is that the Standby1 keeps the internal sequencer enabled, whereas the Standby2 puts the internal sequencer into a hold state. That is to say, in the Standby2 mode, the excitation sequence remains in the hold state even after a signal is input on the CLOCK pin. The Standby2 also works as a function to return from the state in which the protection function is activated. When awaking to normal operation mode (motor rotation) from the Disable (Standby1 or Standby2) mode, set an appropriate delay time, i.e., a time period from cancellation of the Disable mode to an initial clock input edge. In doing so, consider not only a rise time for the IC, but also a rise time for the motor excitation current (Figure 15-7). Figure 15-7. Timing Delay between Disable Mode Cancellation and the Next Clock Input #### e. REF/STANDBY1 Pin The REF pin provides access to the following functions: - [1] Reference voltage setting for output current setting: Low level ( $V_{REF} \le 0.9 \text{ V}$ ) - [2] Output Enable-Disable control input: High level ( $V_{REF} \ge 2.0 \text{ V}$ ) These functions are further described in Section 9, and in the discussion of output disabling, above. Moreover, the threshold voltage to switch the output enable-disable signals is set to approximately 1.75 V. To control the REF voltage, pay attention to the following points: **Range A** – Control current value varies in accordance with $V_{REF}$ , not only within the range specified in [1], but also within the range from [1] to the threshold voltage (typically 1.75 V). Therefore, power dissipation in the IC and the sense resistors must be given extra consideration. In addition, note that OCP operation may start depending on the reference voltage splitting ratio. **Range B** – In this range, the voltage that switches output enable and disable exists. At enable, the same cautions apply as in *Range A*. For some cases, there are possibilities that an output status will become unstable as a result of iterations between enable and disable states. #### f. Logic Input Pins (CLOCK, RESET, CW/CCW, M1, M2, M3, and SYNC) When a logic input pin (CLOCK, RESET, CW/CCW, M1, M2, M3, or SYNC) is not used, the pin must be tied to $V_{DD}$ or GND. Do not leave any of these pins floating, because there is possibility of undefined effects on IC performance if they are left open. #### g. Monitor Output Pins (MO and FLAG) The MO and FLAG output pins are designed as monitor outputs. Moreover, the IC consists of <u>an open-drain output</u> configuration, as shown in Figure 15-8. When using the monitor output pin, add a pull-up resistor of approximately 5.1 to 10 k $\Omega$ . Therefore, let these output pins open when they are not used. Figure 15-8. MO/FLAG Pin General Internal Circuit Layout ## 16. Thermal Design Information It is not practical to calculate the power dissipation of the STA7130MC series accurately, because that would require factors that are variable during operation, such as time periods and excitation modes during motor rotation, input frequencies and sequences, and so forth. Given this situation, it is preferable to perform approximate calculations at worst conditions. The following is a simplified formula for the calculation of power dissipation using extracted minimum necessary parameters: $$P = I^2 \times (R_{DS(on)} + Rs) \times 2$$ , where: P is the power dissipation in the IC, I is the operation current ( $\approx$ Io), RDS(on) is the on-resistance of the output MOSFET, and Rs is the current sense resistance. Based on the power dissipation in the IC calculated using the above formula, the expected increase in operating junction temperature, $\Delta T_J$ , of the IC can be estimated using Figure 16-1. This result should be added to the worst-case ambient temperature when operating, $T_{A(max)}$ . Based on the calculation, there is no problem unless $T_{A(max)} + \Delta T_J > 150$ °C. However, final confirmation should be made by measuring the IC temperature during operation and then verifying power dissipation and junction temperature in the corresponding graph in Figure 16-1. Figure 16-1. Temperature Increase When the IC is used with a heatsink mounted, product package thermal resistance, $\theta_{J-A}$ , is a variable used in calculating $\Delta T_{J-A}$ . The value of $\theta_{J-A}$ is calculated from the following formula: $$\theta_{\text{J-A}} \approx \theta_{\text{J-C}} + \theta_{\text{FIN}} = (\theta_{\text{J-A}} - \theta_{\text{C-A}}) + \theta_{\text{FIN}}$$ where $\theta_{FIN}$ is the thermal resistance of the heatsink. Then, $\Delta T_{J-A}$ can be calculated with using the value of $\theta_{J-A}$ . The following procedure should be used to measure product temperature and to estimate junction temperature in actual operation. First, measure a temperature rise in the center of backside of mold resin used for the device ( $\Delta T_{C-A}$ ). Second, estimate power dissipation (P) and junction temperature ( $T_J$ ) from the temperature rise with reference to Figure 16-1, the Temperature Increase graph. At this point, the device temperature rise ( $\Delta T_{C-A}$ ) and the junction temperature rise ( $T_J$ ) become almost equivalent in the following formula: $\Delta T_{\rm J} \approx \Delta T_{\rm C-A} + P \times \theta_{\rm J-C}$ . and Recommen #### **CAUTION** The STA7130MC series is designed as a multichip, consisting of four separate power elements (MOSFETs), one control IC (MIC), and two sense resistors. Moreover, because the control IC cannot accurately detect the temperature of the built-in power elements, which are the primary sources of heat, the STA7130MC series does not provide a protection function against overheating. For thermal protection, users must conduct sufficient thermal evaluations to ensure that the junction temperature of the IC does not exceed a guaranteed level of 150 °C. This thermal design information is provided for preliminary design estimations only. Before operating the IC in an application, users must experimentally determine its actual thermal performance (the case temperature of Pin 10). The maximum recommended case temperatures (Pin 10) for the IC are: With no external heatsink connection: With external heatsink connection: 75 °C # 17. Characteristics Data (1) Output MOSFET On-Voltage, V<sub>DS(on)</sub> (2) Output MOSFET Body Diodes Forward Voltage, VF #### **Important Notes** - All data, illustrations, graphs, tables and any other information included in this document as to Sanken's products listed herein (the "Sanken Products") are current as of the date this document is issued. All contents in this document are subject to any change without notice due to improvement of the Sanken Products, etc. Please make sure to confirm with a Sanken sales representative that the contents set forth in this document reflect the latest revisions before use. - The Sanken Products are intended for use as components of general purpose electronic equipment or apparatus (such as home appliances, office equipment, telecommunication equipment, measuring equipment, etc.). Prior to use of the Sanken Products, please put your signature, or affix your name and seal, on the specification documents of the Sanken Products and return them to Sanken. When considering use of the Sanken Products for any applications that require higher reliability (such as transportation equipment and its control systems, traffic signal control systems or equipment, disaster/crime alarm systems, various safety devices, etc.), you must contact a Sanken sales representative to discuss the suitability of such use and put your signature, or affix your name and seal, on the specification documents of the Sanken Products and return them to Sanken, prior to the use of the Sanken Products. The Sanken Products are not intended for use in any applications that require extremely high reliability such as: aerospace equipment; nuclear power control systems; and medical equipment or systems, whose failure or malfunction may result in death or serious injury to people, i.e., medical devices in Class III or a higher class as defined by relevant laws of Japan (collectively, the "Specific Applications"). Sanken assumes no liability or responsibility whatsoever for any and all damages and losses that may be suffered by you, users or any third party, resulting from the use of the Sanken Products in the Specific Applications or in manner not in compliance with the instructions set forth herein. - In the event of using the Sanken Products by either (i) combining other products or materials therewith or (ii) physically, chemically or otherwise processing or treating the same, you must duly consider all possible risks that may result from all such uses in advance and proceed therewith at your own responsibility. - Although Sanken is making efforts to enhance the quality and reliability of its products, it is impossible to completely avoid the occurrence of any failure or defect in semiconductor products at a certain rate. You must take, at your own responsibility, preventative measures including using a sufficient safety design and confirming safety of any equipment or systems in/for which the Sanken Products are used, upon due consideration of a failure occurrence rate or derating, etc., in order not to cause any human injury or death, fire accident or social harm which may result from any failure or malfunction of the Sanken Products. Please refer to the relevant specification documents and Sanken's official website in relation to derating. - No anti-radioactive ray design has been adopted for the Sanken Products. - No contents in this document can be transcribed or copied without Sanken's prior written consent. - The circuit constant, operation examples, circuit examples, pattern layout examples, design examples, recommended examples, all information and evaluation results based thereon, etc., described in this document are presented for the sole purpose of reference of use of the Sanken Products and Sanken assumes no responsibility whatsoever for any and all damages and losses that may be suffered by you, users or any third party, or any possible infringement of any and all property rights including intellectual property rights and any other rights of you, users or any third party, resulting from the foregoing. - All technical information described in this document (the "Technical Information") is presented for the sole purpose of reference of use of the Sanken Products and no license, express, implied or otherwise, is granted hereby under any intellectual property rights or any other rights of Sanken. - Unless otherwise agreed in writing between Sanken and you, Sanken makes no warranty of any kind, whether express or implied, including, without limitation, any warranty (i) as to the quality or performance of the Sanken Products (such as implied warranty of merchantability, or implied warranty of fitness for a particular purpose or special environment), (ii) that any Sanken Product is delivered free of claims of third parties by way of infringement or the like, (iii) that may arise from course of performance, course of dealing or usage of trade, and (iv) as to any information contained in this document (including its accuracy, usefulness, or reliability). - In the event of using the Sanken Products, you must use the same after carefully examining all applicable environmental laws and regulations that regulate the inclusion or use of any particular controlled substances, including, but not limited to, the EU RoHS Directive, so as to be in strict compliance with such applicable laws and regulations. - You must not use the Sanken Products or the Technical Information for the purpose of any military applications or use, including but not limited to the development of weapons of mass destruction. In the event of exporting the Sanken Products or the Technical Information, or providing them for non-residents, you must comply with all applicable export control laws and regulations in each country including the U.S. Export Administration Regulations (EAR) and the Foreign Exchange and Foreign Trade Act of Japan, and follow the procedures required by such applicable laws and regulations. - Sanken assumes no responsibility for any troubles, which may occur during the transportation of the Sanken Products including the falling thereof, out of Sanken's distribution network. - Although Sanken has prepared this document with its due care to pursue the accuracy thereof, Sanken does not warrant that it is error free and Sanken assumes no liability whatsoever for any and all damages and losses which may be suffered by you resulting from any possible errors or omissions in connection with the contents included herein. - Please refer to the relevant specification documents in relation to particular precautions when using the Sanken Products, and refer to our official website in relation to general instructions and directions for using the Sanken Products. Act Recommended for Aevin Desire DSGN-CEZ-16001