

# **Ti180 Data Sheet**

DSTi180-v2.7 August 2023 www.efinixinc.com



# **Contents**

| Introdu  | ction                                                     | 4  |
|----------|-----------------------------------------------------------|----|
| Feature  | S                                                         | 4  |
| Α        | vailable Package Options                                  | 5  |
| Device   | Core Functional Description                               | 6  |
| X        | LR Cell                                                   | 6  |
|          | XLR Cell                                                  |    |
| E        | mbedded Memory                                            |    |
|          | True Dual-Port Mode                                       |    |
| _        | Simple Dual-Port Mode                                     |    |
|          | SP Block                                                  |    |
| C        | lock and Control Network                                  |    |
|          | Clock Sources that Drive the Global and Regional Networks |    |
|          | Driving the Regional Network                              |    |
|          | Driving the Local Network                                 |    |
|          | 9                                                         |    |
|          | Interface Functional Description                          |    |
|          | terface Block Connectivity                                |    |
| G        | PIO                                                       |    |
|          | Features for HVIO and HSIO Configured as GPIO             |    |
|          | HVIO                                                      |    |
|          | HSIO                                                      |    |
| _        | I/O Banks                                                 |    |
|          | DR DRAM Interface                                         |    |
| IV       | 1IPI D-PHY<br>MIPI RX D-PHY                               |    |
|          | MIPI TX D-PHY                                             |    |
|          | Pscillator                                                |    |
|          | LL                                                        |    |
| • •      | Dynamic Phase Shift                                       |    |
| Sı       | pread-Spectrum Clocking PLL                               |    |
|          | ingle-Event Upset Detection                               |    |
|          | nternal Reconfiguration Block                             |    |
| Security | / Feature                                                 | 63 |
| Power-l  | Jp Sequence                                               | 65 |
|          | ower Supply Current Transient                             |    |
| Configu  | ration                                                    | 67 |
|          | upported Configuration Modes                              |    |
|          |                                                           |    |
|          | eristics and Timing                                       |    |
|          | C and Switching Characteristics                           |    |
|          | SIO Electrical and Timing Specifications                  |    |
| IV       | MPI Payer Up Timing                                       |    |
|          | MIPI Power-Up Timing                                      |    |
| DI       | MIPI Reset TimingLL Timing and AC Characteristics         |    |
|          | onfiguration Timing                                       |    |
| C        | omgaradon miling                                          | 04 |
| Pinout I | Description                                               | 86 |

| Ti180 Interface Floorplan | 91 |
|---------------------------|----|
| Efinity Software Support  | 94 |
| Ordering Codes            | 94 |
| Revision History          | 94 |

## Introduction

The Titanium Ti180 FPGA features the high-density, low-power Efinix® Quantum® compute fabric wrapped with an I/O interface in a small footprint package for easy integration. Ti180 FPGAs include hardened MIPI D-PHY which you can use with Efinix® MIPI CSI-2 and DSI controller IP cores to create multi-camera, high definition vision systems, edge computing, and hardware acceleration systems. Additionally, these FPGAs have a hardened DDR DRAM controller block that supports LPDDR4 DRAM interface. With ultra-low power Ti180 FPGAs, designers can build products that are always on, providing enhanced capabilities for applications such as vision systems, edge computing, hardware acceleration, and machine learning.

## **Features**

- High-density, low-power Quantum® compute fabric
- Built on TSMC 16 nm process
- 10-kbit high-speed, embedded SRAM, configurable as single-port RAM, simple dual-port RAM, true dual-port RAM, or ROM
- High-performance DSP blocks for multiplication, addition, subtraction, accumulation, and up to 15-bit variable-right-shifting
- Versatile on-chip clocking
  - Low-skew global network supporting 32 clock or control signals
  - Regional and local clock networks
  - PLL support
- FPGA interface blocks
  - LPDDR4/LPDDR4x PHY (supporting x16 or x32 DQ widths) with memory controller hard IP
  - MIPI D-PHY hard IP with speeds up to 2.5 Gbps
  - Two varieties of general-purpose I/O (GPIO) pins:
    - High-voltage I/O (HVIO) pins support 1.8, 2.5, and 3.3 V
    - Configurable high-speed I/O (HSIO) pins support
      - Single-ended and differential I/O
      - LVDS, subLVDS, Mini-LVDS, and RSDS (RX, TX, and bidirectional), up to 1.5 Gbps
      - MIPI lane (DSI and CSI) in high-speed and low-power modes, up to 1.5 Gbps
  - PLL
  - Oscillator
  - Spread-Spectrum Clocking (SSC) PLL
- Flexible device configuration
  - Standard SPI interface (active, passive, and daisy chain)
  - JTAG interface
  - Supports internal reconfiguration
- Single-event upset (SEU) detection feature
- Fully supported by the Efinity® software, an RTL-to-bitstream compiler



Important: All specifications are preliminary and pending hardware characterization.

Table 1: Ti180 FPGA Resources

| Logic<br>Elements | eXchangeable Logic<br>and Routing (XLR) Cells |                     | Global Clock<br>and Control | Embedded<br>Memory | Embedded<br>Memory   | Embedded<br>DSP Blocks |
|-------------------|-----------------------------------------------|---------------------|-----------------------------|--------------------|----------------------|------------------------|
| (LEs)             | Total                                         | SRL8 <sup>(1)</sup> | Signals                     | (Mbits)            | Blocks<br>(10 Kbits) |                        |
| 176,256           | 172,800                                       | 32,000              | Up to 32                    | 13.11              | 1280                 | 640                    |

Table 2: Ti180 Package-Dependent Resources

|                                   | Resource                                                  | J361,<br>M361 | G400 | J484 | L484 | M484 | F529 | G529 |
|-----------------------------------|-----------------------------------------------------------|---------------|------|------|------|------|------|------|
| Single-ended<br>GPIO<br>(Maximum) | HVIO<br>LVCMOS: 1.8, 2.5, 3.0, 3.3 V<br>LVTTL: 3.0, 3.3 V | 20            | 74   | 27   | 27   | 27   | 48   | 48   |
|                                   | HSIO (1.2, 1.5, 1.8 V LVCMOS,<br>HSTL, and SSTL)          | 110           | 200  | 116  | 116  | 116  | 210  | 210  |
| Differential<br>GPIO              | HSIO (LVDS, Differential HSTL, and SSTL)                  | 54            | 100  | 57   | 57   | 57   | 105  | 105  |
| (Maximum)                         | HSIO (MIPI D-PHY Data Lanes)                              | 45            | 82   | 47   | 47   | 47   | 88   | 88   |
|                                   | HSIO (MIPI D-PHY Clock Lanes)                             | 9             | 17   | 10   | 10   | 10   | 17   | 17   |
| LPDDR4 PHY                        | x16 DQ width                                              | <b>✓</b>      | -    | ~    | -    | ~    | ~    | ~    |
| with memory controller            | x32 DQ width                                              | -             | -    | ~    | -    | -    | -    | ~    |
| MIPI D-PHY                        | RX                                                        | 2             | -    | 4    | 4    | 4    | _    | _    |
| Hard Blocks                       | TX or SSC PLL                                             | 2             | -    | 4    | 4    | 4    | -    | -    |
| Global clock or                   | Global clock or control signals from GPIO pins            |               | 32   | 32   | 32   | 32   | 32   | 32   |
| PLLs                              |                                                           | 8             | 8    | 8    | 8    | 8    | 8    | 8    |

# Available Package Options

Table 3: Available Packages

| Package       | Dimensions (mm x mm) | Pitch (mm) |
|---------------|----------------------|------------|
| 361-ball FBGA | 13 x 13              | 0.65       |
| 400-ball FBGA | 16 x 16              | 0.8        |
| 484-ball FBGA | 18 x 18              | 0.8        |
| 529-ball FBGA | 19 x 19              | 0.8        |

<sup>(1)</sup> Number of XLR that can be configured as shift register with 8 maximum taps.

# Device Core Functional Description

Ti180 FPGAs feature an eXchangeable Logic and Routing (XLR) cell that Efinix® has optimized for a variety of applications. Titanium FPGAs contain LEs that are constructed from XLR cells. Each FPGA in the Titanium family has a custom number of building blocks to fit specific application needs. As shown in the following figure, the FPGA includes I/O ports on all four sides, as well as columns of LEs, memory, and DSP blocks. A control block within the FPGA handles configuration.

Device Interface

Quantum compute fabric

XLR cell for logic and routing

DSP blocks are optimized for computing and Al

Interface blocks for GPIO, LVDS, PLL and MIPI lane I/O.

Figure 1: Ti180 FPGA Block Diagram

## XLR Cell

The eXchangeable Logic and Routing (XLR) cell is the basic building block of the Quantum® architecture. The Efinix XLR cell combines logic and routing and supports both functions interchangeably. This unique innovation greatly enhances the transistor flexibility and utilization rate, thereby reducing transistor counts and silicon area significantly.

#### XLR Cell

The eXchangeable Logic and Routing (XLR) cell is the basic building block of the Quantum® architecture. The Efinix® XLR cell combines logic and routing and supports both functions. This unique innovation greatly enhances the transistor flexibility and utilization rate, thereby reducing transistor counts and silicon area significantly.



**Learn more:** For more detailed on the advantages the XLR cell brings to Titanium FPGAs, read the Why the XLR Cell is a Big Deal White Paper.

The XLR cell functions as:

- A 4-input LUT that supports any combinational logic function with four inputs.
- A simple full adder.
- An 8-bit shift register that can be cascaded.
- A fracturable LUT or full adder.

The logic cell includes an optional flipflop. You can configure multiple logic cells to implement arithmetic functions such as adders, subtractors, and counters.

Figure 2: Logic Cell Functions



1. The fracturable LUT is a combination of a 3-input LUT and a 2-input LUT. They share 2 of the same inputs.



**Learn more:** Refer to the **Quantum<sup>®</sup> Titanium Primitives User Guide** for details on the Titanium logic cell primitives.

## **Embedded Memory**

The core has 10-kbit high-speed, synchronous, embedded SRAM memory blocks. Memory blocks can operate as single-port RAM, simple dual-port RAM, true dual-port RAM, or ROM. You can initialize the memory content during configuration. The Efinity® software includes a memory cascading feature to connect multiple blocks automatically to form a larger array. This feature enables you to instantiate deeper or wider memory modules.



Note: The block RAM content is random and undefined if it is not initialized.

The read and write ports support independently configured data widths, an address enable, and an output register reset. The simple dual-port mode also supports a write byte enable.



Learn more: Refer to the Quantum<sup>®</sup> Titanium Primitives User Guide for details on the RAM configuration.

#### True Dual-Port Mode

The memory read and write ports have the following modes for addressing the memory (depth x width):

| 1024 x 8 | 2048 x 4  | 4096 x 2 |
|----------|-----------|----------|
| 8192 x 1 | 1024 x 10 | 2048 x 5 |

Figure 3: RAM Block Diagram (True Dual-Port Mode)



## Simple Dual-Port Mode

The memory read and write ports have the following modes for addressing the memory (depth x width):

| 512 x 16 | 1024 x 8 | 2048 x 4  | 4096 x 2 |
|----------|----------|-----------|----------|
| 8192 x 1 | 512 x 20 | 1024 x 10 | 2048 x 5 |

Figure 4: Simple Dual-Port Mode RAM Block Diagram (512 x 20 Configuration)



## **DSP Block**

The Titanium FPGA has high-performance, complex DSP blocks that can perform multiplication, addition, subtraction, accumulation, and 4-bit variable right shifting. The 4-bit variable right shift supports one lane in normal mode, two lanes in dual mode and four lanes in quad mode. Each DSP block has four modes, which support the following multiplication operations:

- *Normal*—One 19 x 18 integer multiplication with 48-bit addition/subtraction.
- *Dual*—One 11 x 10 integer multiplication and one 8 x 8 integer multiplication with two 24-bit additions/subtractions.
- *Quad*—One 7 x 6 integer multiplication and three 4 x 4 integer multiplications with four 12-bit additions/subtractions.
  - (!)

**Important:** The 7 x 6 Quad mode output is truncated to 12-bit.

• Float—One fused-multiply-add/subtract/accumulate (FMA) BFLOAT16 multiplication.

The integer multipliers can represent signed or unsigned values based on the SIGNED parameter. When multiple EFX\_DSP12 or EFX\_DSP24 primitives are mapped to the same DSP block, they must have the same SIGNED value. The inputs to the multiplier are the A and B data inputs. Optionally, you can use the result of the multiplier in an addition or subtraction operation.

Figure 5: DSP Block Diagram



- 1. Logical right-shift-by-18.
- 2. Arithmetic right-shift-by-18.



**Learn more:** Refer to the **Quantum® Titanium Primitives User Guide** for more information about the Titanium DSP block primitives.

## Clock and Control Network

The clock and control network is distributed through the FPGA to provide clocking for the core's LEs, memory, DSP blocks, I/O blocks, and control signals. The FPGA has 32 global signals that can be used as either clocks or control signals. The global signals are balanced trees that feed the whole FPGA.

The FPGA also has regional signals that can only reach certain FPGA regions, including the top or bottom edges. The FPGA has 8 regional networks for the core, right interface, and left interface blocks. The top and bottom interface blocks have 1 regional clock network each. You can drive the right and left sides of each region independently. Each region also has a local network of clock signals that can only be used in that region.

The core's global buffer (GBUF) blocks drive the global and regional networks. Signals from the core and interface can drive the GBUF blocks.

Each network has dedicated enable logic to save power by disabling the clock tree. The logic dynamically enables/disables the network and guarantees no glitches at the output.



Figure 6: Global and Regional Clock Network Overview

## Clock Sources that Drive the Global and Regional Networks

The Titanium global and regional networks are highly flexible and configurable. Clock sources can come from interface blocks, such as GPIO or PLLs, or from the core fabric.

Table 4: Clock Sources that Drive the Global and Regional Networks

| Source                                  | Description                                                                                          |
|-----------------------------------------|------------------------------------------------------------------------------------------------------|
| GPIO                                    | Supports GCLK and RCLK. (Only the P resources support this connection type).                         |
| LVDS RX                                 | Supports GCLK and RCLK.                                                                              |
| MIPI D-PHY RX, TX, and SSC PLL          | Can drive the word clock onto the global and regional clock networks.                                |
| MIPI RX Lane (configured as clock lane) | Supports GCLK (default) and RCLK. You can only use resources that are identified as clocks.          |
| PLL                                     | All output clocks connect to the global network.                                                     |
|                                         | Refer to Driving the Regional Network on page 17 for the PLL clocks that drive the regional network. |
| Oscillator                              | Connects to global buffer.                                                                           |
| Core                                    | Signals from the core logic can drive the global or regional network.                                |

## Driving the Global Network

You can access the global clock network using the global clock GPIO pins, PLL outputs, oscillator output, MIPI word clocks, and core-generated clocks.

A clock multiplexing network controls which interface blocks can drive the global and regional networks. Eight of the clock multiplexers are dynamic (two on each side of the FPGA), allowing you to change which clock drives the global signal in user mode.



**Learn more:** Refer to the **Quantum® Titanium Primitives User Guide** for information on how to configure the global and regional clock networks.

The following figure shows the global network clock sources graphically.



Figure 7: Clock Sources that Drive the Global Network

As the figure shows, numerous clock sources feed the global network. These signals are multiplexed together with static and dynamic clock multiplexers.

The dynamic multiplexers are configurable by the user at run-time. You can choose which clock source drives which input to the dynamic multiplexer. When you enable the dynamic multiplexer, you specify a select bus to choose which clock source is active.

When dynamically switching between the clock inputs of a dynamic multiplexer, both the currently active input and the input you intend to switch to must have toggling clocks during the switching period. Additionally, upon configuration completion and when the device transitions into user mode, input 0 of the dynamic multiplexer becomes the default active input. Therefore, you must feed a toggling clock to input 0 before switching to other inputs.

The following figures show the resources that drive each multiplexer.



Figure 8: Clock Sources that Drive the Multiplexers: Top



Figure 9: Clock Sources that Drive the Multiplexers: Bottom



Figure 10: Clock Sources that Drive the Multiplexers: Left

PLL BR0 CLKOUT3 **GPIO** PLL TR0 CLKOUT3 MIPI Clock Lane GPIOR\_PN\_24 PLL CLKOUT or Oscillator GPIOR\_PN\_20 Dynamic Multiplexer Core Clock 3 PLL BR0 CLKOUT4 Static Multiplexer PLL BR0 CLKOUT2 PLL TR0 CLKOUT2 GPIOR PN 25 GPIOR\_PN\_21 Core Clock 2 PLL TR0 CLKOUT4 PLL BR0 CLKOUT0 PLL TR0 CLKOUT0 GPIOR PN 27 GPIOR\_PN\_23 PLL BR0 CLKOUT4 GPIOR PN 04 Core Clock 0 PLL TRO CLKOUT1 Oscillator PLL BR0 CLKOUT1 PLL TR0 CLKOUT1 GPIOR PN 26 GPIOR PN 22 PLL BR0 CLKOUT3 GPIOR\_PN\_12 Core Clock 1 PLL TR0 CLKOUT2 PLL BR0 CLKOUT3 PLL BR0 CLKOUT0 PLL TR0 CLKOUT3 GPIOR\_PN\_20 GPIOR\_PN\_24 GPIOR PN 20 Core Clock 3 PLL BR0 CLKOUT4 PLL BR0 CLKOUT2 PLL TR0 CLKOUT0 PLL TR0 CLKOUT2 GPIOR PN 28 GPIOR PN 25 GPIOR PN 21 Core Clock 2 PLL TR0 CLKOUT4 PLL BR0 CLKOUT2 PLL TR0 CLKOUT3 PLL BR0 CLKOUT1 GPIOR\_PN\_36 PLL TR0 CLKOUT1 GPIOR PN 26 GPIOR PN 22 Core Clock 1 PLL BR0 CLKOUT1 PLL BR0 CLKOUT0 PLL TR0 CLKOUT4 GPIOR\_PN\_43 PLL TR0 CLKOUT0 GPIOR PN 27 GPIOR\_PN\_23 Core Clock 0

Figure 11: Clock Sources that Drive the Multiplexers: Right

### Driving the Regional Network

The following figure shows the regional network clock sources graphically.

Figure 12: Clock Sources that Drive the Regional Network



### Driving the Local Network

As described previously, the FPGA has horizontal clock regions. The top and bottom regions are **only** for the top and bottom interfaces. The other regions are for the core logic (XLR cells, DSP Blocks, and RAM) and the interfaces on the sides.

#### Local Network for Core Logic

As shown in the following figure, the regions that contain the core logic are 80 XLR cells tall, and the local network connects an area that is 40 XLR cells tall. Additionally, each column has it's own local network. For example, in the first column, XLR cells 1 - 40 are in the same local network and XLR cells 41 - 80 are in another local network. DSP Blocks and RAM also have their own local networks. This pattern of block/local network is repeated for each column in the die.

Set/Reset----Clock Enable Clock Clock Clock Local Networks **DSP Block** Region Clock or control signals from 40 local fabric Clock enable from local fabric 32 Global 16 16 from fabric in another region 4 or 8 Regional - Clocks or control from local fabric Clock Clock Clock XLR Cell Set/Reset----ClockEnable

Figure 13: Clock Sources for Logic, DSP Blocks, and RAM

There are 16 signals that can feed the local networks. These signals can come from several sources:

- The global network (32 possible signals)
- The core fabric in another region (16 possible signals)
- The regional network (4 or 8 possible signals). For the top and bottom regions 8 signals can come from the regional network. For the other regions, 4 signals can come from the regional network. (Refer back to Clock and Control Network on page 10.)

Additionally, the local fabric can generate clock and control signals for the local network. The fabric can also drive the clock enable for the XLR cell directly, allowing each XLR cell to have a unique clock enable.

#### Local Network for Interface Regions

The following figure shows the local clock networks for the interface blocks. There are a limited number of unique clocks per local clock region.

- The top and bottom regions can each support up to 16 unique clock signals; 14 from the global network and 2 from the fabric.
- The left and right regions can each support up to 4 unique clock signals. Up to 2 can come from the routing fabric, the rest come from the global or regional buffers. These regions are the same height as the core local regions (that is, 40 rows).



Figure 14: Clock Sources that Drive the Interfaces

#### Note:

- 1. 14 signals come from the global network; 2 come from the routing fabric.
- 2. Up to 2 signals can come from the routing fabric. The rest come from the regional/global buffer.

# Device Interface Functional Description

The device interface wraps the core and routes signals between the core and the device I/O pads through a signal interface. Because they use the flexible Quantum® architecture, devices in the Titanium family support a variety of interfaces to meet the needs of different applications.



**Learn more:** The following sections describe the available device interface features in Ti180 FPGAs. Refer to the **Titanium Interfaces User Guide** for details on the Efinity® Interface Designer settings.

# Interface Block Connectivity

The FPGA core fabric connects to the interface blocks through a signal interface. The interface blocks then connect to the package pins. The core connects to the interface blocks using three types of signals:

- *Input*—Input data or clock to the FPGA core
- Output—Output from the FPGA core
- Clock output—Clock signal from the core clock tree



Figure 15: Interface Block and Core Connectivity

GPIO blocks are a special case because they can operate in several modes. For example, in alternate mode the GPIO signal can bypass the signal interface and directly feed another interface block. So a GPIO configured as an alternate input can be used as a PLL reference clock without going through the signal interface to the core.

When designing for Titanium FPGAs, you create an RTL design for the core and also configure the interface blocks. From the perspective of the core, outputs from the core are inputs to the interface block and inputs to the core are outputs from the interface block.

The Efinity netlist always shows signals from the perspective of the core, so some signals do not appear in the netlist:

• GPIO used as reference clocks are not present in the RTL design, they are only visible in the interface block configuration of the Efinity® Interface Designer.

• The FPGA clock tree is connected to the interface blocks directly. Therefore, clock outputs from the core to the interface are not present in the RTL design, they are only part of the interface configuration (this includes GPIO configured as output clocks).

The following sections describe the different types of interface blocks in the Ti180. Signals and block diagrams are shown from the perspective of the interface, not the core.

### **GPIO**

The Ti180 FPGA supports two types of GPIO:

- High-voltage I/O (HVIO)—Simple I/O blocks that can support single-ended I/O standards.
- *High-speed I/O (HSIO)*—Complex I/O blocks that can support single-ended and differential I/O functionality.

The I/O logic comprises three register types:

- Input—Capture interface signals from the I/O before being transferred to the core logic
- Output—Register signals from the core logic before being transferred to the I/O buffers
- Output enable—Enable and disable the I/O buffers when I/O used as output

The HVIO supports the following I/O standards.

**Table 5: HVIO Supported Standards** 

| Standard     | VCCIO33 (V) | When Configured As |
|--------------|-------------|--------------------|
| LVTTL 3.3 V  | 3.3         | GPIO               |
| LVTTL 3.0 V  | 3.0         | GPIO               |
| LVCMOS 3.3 V | 3.3         | GPIO               |
| LVCMOS 3.0 V | 3.0         | GPIO               |
| LVCMOS 2.5 V | 2.5         | GPIO               |
| LVCMOS 1.8 V | 1.8         | GPIO               |



**Important:** Efinix recommends that you limit the number of 3.0/3.3 V HVIO as I/O or output to 6 per bank to avoid switching noise. The Efinity® software issues a warning if you exceed the recommended limit.

The HSIO supports the following I/O standards.

Table 6: HSIO Supported I/O Standards

| Standard VCCIO (V)                                           |     | IO (V)                       | VCCAUX (V) | VREF (V) | When          |  |
|--------------------------------------------------------------|-----|------------------------------|------------|----------|---------------|--|
|                                                              | TX  | RX                           |            |          | Configured As |  |
| LVCMOS 1.8 V                                                 | 1.8 | 1.8                          | 1.8        | -        | GPIO          |  |
| LVCMOS 1.5 V                                                 | 1.5 | 1.5                          | 1.8        | -        | GPIO          |  |
| LVCMOS 1.2 V                                                 | 1.2 | 1.2                          | 1.8        | -        | GPIO          |  |
| HSTL/Differential HSTL 1.8 V<br>SSTL/Differential SSTL 1.8 V | 1.8 | 1.8                          | 1.8        | 0.9      | GPIO          |  |
| HSTL/Differential HSTL 1.5 V<br>SSTL/Differential SSTL 1.5 V | 1.5 | 1.5, 1.8 <sup>(2)</sup>      | 1.8        | 0.75     | GPIO          |  |
| HSTL/Differential HSTL 1.2 V<br>SSTL/Differential SSTL 1.2 V | 1.2 | 1.2, 1.5, 1.8 <sup>(2)</sup> | 1.8        | 0.6      | GPIO          |  |
| LVDS/RSDS/mini-LVDS                                          | 1.8 | 1.5, 1.8 <sup>(2)</sup>      | 1.8        | -        | LVDS          |  |
| Sub-LVDS                                                     | 1.8 | 1.5, 1.8 <sup>(2)</sup>      | 1.8        | -        | LVDS          |  |
| MIPI-                                                        | 1.2 | 1.2                          | 1.8        | -        | MIPI Lane     |  |
| SLVS                                                         | 1.2 | 1.2                          | 1.8        | -        | LVDS          |  |

The differential receivers are powered by VCCAUX, which gives you the flexibility to choose the VCCIO you want to use. However, you must comply to the requirements stated in the previous table.

## Features for HVIO and HSIO Configured as GPIO

The following table describes the features supported by HVIO and HSIO configured as GPIO.

Table 7: Features for HVIO and HSIO Configured as GPIO

| Feature                                           | HVIO     | HSIO<br>Configured<br>as GPIO |
|---------------------------------------------------|----------|-------------------------------|
| Double-data I/O (DDIO)                            | ~        | ~                             |
| Dynamic pull-up                                   | -        | ~                             |
| Pull-up/Pull-down                                 | ~        | ~                             |
| Slew-Rate Control                                 | -        | ~                             |
| Variable Drive Strength                           | <b>✓</b> | ~                             |
| Schmitt Trigger                                   | ~        | ~                             |
| 1:4 Serializer/Deserializer (Full rate mode only) | -        | ~                             |
| Programmable Bus Hold                             | -        | ~                             |
| Static Programmable Delay Chains                  | ~        | ~                             |
| Dynamic Programmable Delay Chains                 | -        | ~                             |

<sup>(2)</sup> To prevent pin leakage, you must ensure that the voltage at the pin does not exceed VCCIO.

**Table 8: GPIO Modes** 

| GPIO Mode     | Description                                                                                                                                                                                                                                                                                                               |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input         | Only the input path is enabled; optionally registered. If registered, the input path uses the input clock to control the registers (positively or negatively triggered).                                                                                                                                                  |
|               | Select the alternate input path to drive the alternate function of the GPIO. The alternate path cannot be registered.                                                                                                                                                                                                     |
|               | In DDIO mode, two registers sample the data on the positive and negative edges of the input clock, creating two data streams.                                                                                                                                                                                             |
| Output        | Only the output path is enabled; optionally registered. If registered, the output path uses the output clock to control the registers (positively or negatively triggered).                                                                                                                                               |
|               | The output register can be inverted.                                                                                                                                                                                                                                                                                      |
|               | In DDIO mode, two registers capture the data on the positive and negative edges of the output clock, multiplexing them into one data stream.                                                                                                                                                                              |
| Bidirectional | The input, output, and OE paths are enabled; optionally registered. If registered, the input clock controls the input register, the output clock controls the output and OE registers. All registers can be positively or negatively triggered. Additionally, the input and output paths can be registered independently. |
|               | The output register can be inverted.                                                                                                                                                                                                                                                                                      |
| Clock output  | Clock output path is enabled.                                                                                                                                                                                                                                                                                             |

During configuration, all GPIO pins are configured in weak pull-up mode.

During user mode, unused GPIO pins are tristated and configured in weak pull-up mode. You can change the default mode to weak pull-down in the Interface Designer.

#### **Double-Data I/O**

Ti180 FPGAs support double data I/O (DDIO) on input and output registers. In this mode, the DDIO register captures data on both positive and negative clock edges. The core receives 2 bit wide data from the interface.

In normal mode, the interface receives or sends data directly to or from the core on the positive and negative clock edges. In resync mode, the interface resynchronizes the data to pass both signals on the positive clock edge only.

Figure 16: DDIO Input Timing Waveform



In resync mode, the IN1 data captured on the falling clock edge is delayed one half clock cycle. In the Interface Designer, IN0 is the HI pin name and IN1 is the LO pin name.



Figure 17: DDIO Output Timing Waveform

In the Interface Designer, OUT0 is the HI pin name and OUT1 is the LO pin name.

#### **Programmable Delay Chains**

The HVIO and HSIO configured as GPIO support programmable delay chain. In some cases you can use static and dynamic delays at the same time.

**Table 9: Programmable Delay Support** 

| Delay Type | GPIO Type            | Delay Steps | Notes                                                 |
|------------|----------------------|-------------|-------------------------------------------------------|
| Static     | HVIO                 | 16          | Available on input and output paths.                  |
|            | Single-Ended HSIO    | 16          | Available on input and output paths.                  |
|            | Differential RX HSIO | 64          | Cannot use static and dynamic delay at the same time. |
|            |                      |             | Only available on P input of the HSIO pair.           |
|            | Differential TX HSIO | 64          |                                                       |
| Dynamic    | Single-Ended HSIO    | 64          | Only available on input path.                         |
|            | Differential RX HSIO | 64          | Only available on P input of the HSIO pair.           |



**Learn more:** Refer to Table 71: Single-Ended I/O Programmable Delay Chain Step Size on page 75 and Table 72: Differential I/O Programmable Delay Chain Step Size on page 75 for the delay step size.

### HVIO

The HVIOs are grouped into banks. Each bank has its own VCCIO33 that sets the bank voltage for the I/O standard. Each HVIO consists of I/O logic and an I/O buffer. I/O logic connects the core logic to the I/O buffers. I/O buffers are located at the periphery of the device.

Figure 18: HVIO Interface Block



Table 10: HVIO Signals (Interface to FPGA Fabric)

| Signal   | Direction | Description                                                                                                                                                                                                                                                                                          |  |
|----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| IN[1:0]  | Output    | Input data from the HVIO pad to the core fabric.  INO is the normal input to the core. In DDIO mode, INO is the data captured on the positive clock edge (HI pin name in the Interface Designer) and IN1 is the data captured on the negative clock edge (LO pin name in the Interface Designer).    |  |
| ALT      | Output    | Alternative input connection (in the Interface Designer, <b>Register Option</b> is <b>none</b> ). HVIO only support pll_clkin as the alternative connection.                                                                                                                                         |  |
| OUT[1:0] | Input     | Output data to HVIO pad from the core fabric.  OUT0 is the normal output from the core. In DDIO mode, OUT0 is the data captured on the positive clock edge (HI pin name in the Interface Designer) and OUT1 is the data captured on the negative clock edge (LO pin name in the Interface Designer). |  |
| OE       | Input     | Output enable from core fabric to the I/O block. Can be registered.                                                                                                                                                                                                                                  |  |
| OUTCLK   | Input     | Core clock that controls the output and OE registers. This clock is not visible in the user netlist.                                                                                                                                                                                                 |  |
| INCLK    | Input     | Core clock that controls the input registers. This clock is not visible in the user netlist.                                                                                                                                                                                                         |  |

Table 11: HVIO Pads

| Signal | Direction     | Description |
|--------|---------------|-------------|
| Ю      | Bidirectional | HVIO pad.   |

#### **HSIO**

Each HSIO block uses a pair of I/O pins as one of the following:

- Single-ended HSIO—Two single-ended I/O pins (LVCMOS, SSTL, HSTL)
- Differential HSIO—One differential I/O pins:
  - Differential SSTL and HSTL
  - LVDS-Receiver (RX), transmitter (TX), or bidirectional (RX/TX)
  - MIPI lane I/O—Receiver (RX) or transmitter (TX)

Figure 19: HSIO Buffer Block Diagram



**Important:** When you are using an HSIO pin as a GPIO, make sure to leave at least 1 pair of unassigned HSIO pins between any GPIO and LVDS or MIPI lane pins. This rule applies for pins on each side of the device (top, bottom, left, right). This separation reduces noise. The Efinity software issues an error if you do not leave this separation.

### **HSIO Configured as GPIO**

You can configure each HSIO block as two GPIO (single-ended) or one GPIO (differential).

Figure 20: I/O Interface Block



Table 12: HSIO Block Configured as GPIO Signals (Interface to FPGA Fabric)

| Signal     | Direction | Description                                                                                                                                                                                                                                           |  |
|------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| IN[3:0]    | Output    | Input data from the pad to the core fabric.                                                                                                                                                                                                           |  |
|            |           | IN0 is the normal input to the core. In DDIO mode, IN0 is the data captured on the positive clock edge (HI pin name in the Interface Designer) and IN1 is the data captured on the negative clock edge (LO pin name in the Interface Designer).       |  |
|            |           | When using the deserializer, the first bit is on INO and the last bit is on IN3.                                                                                                                                                                      |  |
| ALT        | Output    | Alternative input connection for GCLK, PLL_CLKIN, RCLK, PLL_EXTFB, and VREF.                                                                                                                                                                          |  |
|            |           | (In the Interface Designer, <b>Register Option</b> is <b>none</b> ).                                                                                                                                                                                  |  |
| OUT[3:0]   | Input     | Output data to GPIO pad from the core fabric.                                                                                                                                                                                                         |  |
|            |           | OUT0 is the normal output from the core. In DDIO mode, OUT0 is the data captured on the positive clock edge (HI pin name in the Interface Designer) and OUT1 is the data captured on the negative clock edge (LO pin name in the Interface Designer). |  |
|            |           | When using the serializer, the first bit is on OUT0 and the last bit is on OUT3.                                                                                                                                                                      |  |
| OE/OEN     | Input     | Output enable from core fabric to the I/O block. Can be registered.                                                                                                                                                                                   |  |
|            |           | OEN is used in diffferential mode. Drive it with the same signal as OE.                                                                                                                                                                               |  |
| DLY_ENA    | Input     | (Optional) Enable the dynamic delay control.                                                                                                                                                                                                          |  |
| DLY_INC    | Input     | (Optional) Dynamic delay control. When DLY_ENA = 1, 1: Increments 0: Decrements                                                                                                                                                                       |  |
| DLY_RST    | Input     | (Optional) Reset the delay counter.                                                                                                                                                                                                                   |  |
| OUTCLK     | Input     | Core clock that controls the output and OE registers. This clock is not visible in the user netlist.                                                                                                                                                  |  |
| OUTFASTCLK | Input     | Core clock that controls the output serializer.                                                                                                                                                                                                       |  |
| INCLK      | Input     | Core clock that controls the input registers. This clock is not visible in the user netlist.                                                                                                                                                          |  |
| INFASTCLK  | Input     | Core clock that controls the input serializer.                                                                                                                                                                                                        |  |

Table 13: GPIO Pads

| Signal       | Direction     | Description |
|--------------|---------------|-------------|
| IO (P and N) | Bidirectional | GPIO pad.   |

The signal path from the pad through the I/O buffer changes depending on the I/O standard you are using. The following figures show the paths for the supported standards. The blue highlight indicates the path.

OE P
Buffer Out P
Buffer In P

VREF

N

OE N
Buffer Out N
Buffer In N

Figure 21: I/O Buffer Path for LVCMOS

When using an HSIO with the HSTL or SSTL I/O standards, you must configure an I/O pad of the standard's input path as a VREF pin. There is one programmable VREF per I/O bank.

<u>!</u>

**Important:** When configuring an I/O pad of the standard's input path as a VREF pin, you must use the VREF from the same physical I/O bank even when the I/O banks are merged to share a common VCCIO pin.



Figure 22: I/O Buffer Path for HSTL and SSTL

When using an HSIO with the differential HSTL or differential SSTL standard, you must use both GPIO resources in the HSIO. You use the core interface pins associated with the P resource.

OE P
Buffer Out P

VREF

P

OEN P
Buffer Out P

VREF

Figure 23: I/O Buffer Path for Differential HSTL and SSTL

#### **HSIO Configured as LVDS**

You can configure each HSIO block in RX, TX, or bidirectional LVDS mode. As LVDS, the HSIO has these features:

- Programmable V<sub>OD</sub>, depending on the I/O standard used.
- Programmable pre-emphasis.
- Up to 1.5 Gbps.
- Programmable 100  $\Omega$  termination to save power (you can enable or disable it at runtime).
- LVDS input enable to dynamically enable/disable the LVDS input.
- Support for full rate or half rate serialization.
- Up to 10-bit serialization to support protocols such as 8b10b encoding.
- Programmable delay chains.
- Optional 8-word FIFO for crossing from the parallel (slow) clock to the user's core clock to help close timing (RX only).
- Dynamic phase alignment (DPA) that automatically eliminates skew for clock to data channels and data to data channels by adjusting a delay chain setting so that data is sampled at the center of the bit period. The DPA supports full-rate serialization mode only.

Table 14: Full and Half Rate Serialization

| Mode            | Description                                                                                                            | Example                                                                                                                                            |
|-----------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Full rate clock | In full rate mode, the fast clock runs at the same frequency as the data and captures data on the positive clock edge. | Data rate: 800 Mbps Serialization/Deserialization factor: 8 Slow clock frequency: 100 Mhz (800 Mbps / 8) Fast clock frequency: 800 Mhz             |
| Half rate clock | In half rate mode, the fast clock runs at half the speed of the data and captures data on both clock edges.            | Data rate: 800 Mbps Serialization / Deserialization factor: 8 Slow clock frequency: 100 Mhz (800 Mbps / 8) Fast clock frequency: 400 Mhz (800 / 2) |

You use a PLL to generate the serial (fast) and parallel (slow) clocks for the LVDS pins. The slow clock runs at the data rate divided by the serialization factor.

#### LVDS RX

You can configure an HSIO block as one LVDS RX signal.

Figure 24: LVDS RX Interface Block Diagram



Table 15: LVDS RX Signals (Interface to FPGA Fabric)

| Signal     | Direction | Clock Domain       | Description                                                                                                                                                                                     |  |
|------------|-----------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| IN[9:0]    | Output    | SLOWCLK            | Parallel input data to the core. The width is programmable.                                                                                                                                     |  |
| ALT        | Output    |                    | Alternate input, only available for an LVDS RX resource in bypass mode (deserialization width is 1; alternate connection type). Alternate connections are PLL_CLKIN, PLL_EXTFB, GCLK, and RCLK. |  |
| LOCK       | Output    |                    | (Optional) When DPA is enabled, this signal indicates that the DPA has achieved training lock and data can be passed.                                                                           |  |
| FIFO_EMPTY | Output    | FIFOCLK            | (Optional) When FIFO is enabled, this signal indicates that the FIFO is empty.                                                                                                                  |  |
| SLOWCLK    | Input     | -                  | Parallel (slow) clock.                                                                                                                                                                          |  |
| FASTCLK    | Input     | -                  | Serial (fast) clock.                                                                                                                                                                            |  |
| FIFOCLK    | Input     | -                  | (Optional) Core clock to read from the FIFO.                                                                                                                                                    |  |
| FIFO_RD    | Input     | FIFOCLK            | (Optional) Enables FIFO to read.                                                                                                                                                                |  |
| RST        | Input     | FIFOCLK<br>SLOWCLK | (Optional) Asynchronous. Resets the FIFO and serializer. If the FIFO is enabled, it is relative to FIFOCLK; otherwise it is relative to SLOWCLK.                                                |  |
| ENA        | Input     | -                  | Dynamically enable or disable the LVDS input buffer. Can save power when disabled.  1: Enabled 0: Disabled                                                                                      |  |
| TERM       | Input     | -                  | Enables or disables termination in dynamic termination mode.  1: Enabled  0: Disabled                                                                                                           |  |
| DLY_ENA    | Input     | SLOWCLK            | (Optional) Enable the dynamic delay control or the DPA circuit, depending on the LVDS RX delay settings.                                                                                        |  |
| DLY_INC    | Input     | SLOWCLK            | (Optional) Dynamic delay control. Cannot be used with DPA enabled. When DLY_ENA is 1:  1: Increments 0: Decrements                                                                              |  |
| DLY_RST    | Input     | SLOWCLK            | (Optional) Reset the delay counter or the DPA circuit, depending on the LVDS RX delay settings.                                                                                                 |  |

The following waveform shows the relationship between the fast clock, slow clock, RX data coming in from the pad, and byte-aligned data to the core.

Figure 25: LVDS RX Timing Example Serialization Width of 8 (Half Rate)



IN is byte-aligned data passed to the core on the rising edge of SLOWCLK.



**Note:** For LVDS RX interfaces with multiple LVDS RX lanes and an LVDS RX clock input, use the LVDS RX blocks from the same side of the FPGA to minimize skew between data lanes and RX clock input.

#### **LVDS TX**

You can configure an HSIO block as one LVDS TX signal. LVDS TX can be used in the serial data output mode or reference clock output mode.

Figure 26: LVDS TX Interface Block Diagram



Table 16: LVDS TX Signals (Interface to FPGA Fabric)

| Signal   | Direction | Clock<br>Domain | Description                                                    |
|----------|-----------|-----------------|----------------------------------------------------------------|
| OUT[9:0] | Input     | SLOWCLK         | Parallel output data from the core. The width is programmable. |
| SLOWCLK  | Input     | -               | Parallel (slow) clock.                                         |
| FASTCLK  | Input     | -               | Serial (fast) clock.                                           |
| RST      | Input     | SLOWCLK         | (Optional) Resets the serializer.                              |
| OE       | Input     | -               | (Optional) Output enable signal.                               |

The following waveform shows the relationship between the fast clock, slow clock, TX data going to the pad, and byte-aligned data from the core.

Figure 27: LVDS Timing Example Serialization Width of 8 (Half Rate)



OUT is byte-aligned data passed from the core on the rising edge of SLOWCLK.



**Note:** For LVDS TX interfaces with multiple LVDS TX lanes and an LVDS TX reference clock output, use the LVDS TX blocks from the same side of the FPGA to minimize skew between data lanes and TX reference clock output.

#### LVDS Bidirectional

You can configure an HSIO block as one LVDS bidirectional signal. You must use the same serialization for the RX and TX.

Figure 28: LVDS Bidirectional Interface Block Diagram



Table 17: LVDS Bidirectional Signals (Interface to FPGA Fabric)

| Signal     | Direction | Clock<br>Domain    | Description                                                                                                                                         |
|------------|-----------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| IN[9:0]    | Output    | SLOWCLK            | Parallel input data to the core. The width is programmable.                                                                                         |
| LOCK       | Output    | -                  | (Optional) When DPA is enabled, this signal indicates that the DPA has achieved training lock and data can be passed.                               |
| FIFO_EMPTY | Output    | FIFOCLK            | (Optional) When the FIFO is enabled, this signal indicates that the FIFO is empty.                                                                  |
| INSLOWCLK  | Input     | -                  | Parallel (slow) clock for RX.                                                                                                                       |
| INFASTCLK  | Input     | -                  | Serial (fast) clock for RX.                                                                                                                         |
| FIFOCLK    | Input     | -                  | (Optional) Core clock to read from the FIFO.                                                                                                        |
| FIFO_RD    | Input     | FIFOCLK            | (Optional) Enables FIFO to read.                                                                                                                    |
| INRST      | Input     | FIFOCLK<br>SLOWCLK | (Optional) Asynchronous. Resets the FIFO and RX serializer. If the FIFO is enabled, it is relative to FIFOCLK; otherwise it is relative to SLOWCLK. |
| ENA        | Input     | -                  | Dynamically enable or disable the LVDS input buffer. Can save power when disabled.  1: Enabled 0: Disabled                                          |
| TERM       | Input     | -                  | Enables or disables termination in dynamic termination mode.  1: Enabled 0: Disabled                                                                |

| Signal     | Direction | Clock<br>Domain                                                                                                       | Description                                                                                                         |
|------------|-----------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| DLY_ENA    | Input     | SLOWCLK                                                                                                               | (Optional) Enable the dynamic delay control or the DPA circuit, depending on the Bidirectional LVDS delay settings. |
| DLY_INC    | Input     | SLOWCLK (Optional) Dynamic delay control. Cannot be used DPA enabled. When DLY_ENA is 1,  1: Increments 0: Decrements |                                                                                                                     |
| DLY_RST    | Input     | SLOWCLK                                                                                                               | (Optional) Reset the delay counter or the DPA circuit, depending on the Bidirectional LVDS delay settings.          |
| DBG[5:0]   | Output    | SLOWCLK DPA debug pin. Outputs the final delay chain sett when DPA achieved lock.                                     |                                                                                                                     |
| OUT[9:0]   | Input     | SLOWCLK Parallel output data from the core. The width is programmable.                                                |                                                                                                                     |
| OUTSLOWCLK | Input     | - Parallel (slow) clock for TX.                                                                                       |                                                                                                                     |
| OUTFASTCLK | Input     | -                                                                                                                     | Serial (fast) clock for TX.                                                                                         |
| OUTRST     | Input     | SLOWCLK                                                                                                               | (Optional) Resets the TX serializer.                                                                                |
| OE         | Input     | -                                                                                                                     | Output enable signal.                                                                                               |

#### LVDS Pads

Table 18: LVDS Pads

| Signal | Direction | Description         |  |  |
|--------|-----------|---------------------|--|--|
| P      | Output    | Differential pad P. |  |  |
| N      | Output    | Differential pad N. |  |  |

### **HSIO Configured as MIPI Lane**

You can configure the HSIO block as a MIPI RX or TX lane. The block supports bidirectional data lane, unidirectional data lane, and unidirectional clock lane which can run at speeds up to 1.5 Gbps. The MIPI lane operates in high-speed (HS) and low-power (LP) modes. In HS mode, the HSIO block transmits or receives data with x8 serializer/deserializer. In LP mode, it transmits or receives data without deserializer/serializer.

The MIPI lane block does not include the MIPI D-PHY core logic. A full MIPI D-PHY solution requires:

- Multiple MIPI RX or TX lanes (at least a clock lane and a data lane)
- Soft MIPI D-PHY IP core programmed into the FPGA fabric

The MIPI D-PHY standard is a point-to-point protocol with one endpoint (TX) responsible for initiating and controlling communication. Often, the standard is unidirectional, but when implementing the MIPI DSI protocol, you can use one TX data lane for LP bidirectional communication.

The protocol is source synchronous with one clock lane and 1, 2, 4, or 8 data lanes. The number of lanes available depends on which package you are using. A dedicated HSIO block is assigned on the RX interface as a clock lane while the clock lane for TX interface can use any of the HSIO block in the group.

#### MIPI RX Lane

In RX mode, the HS (fast) clock comes in on the MIPI clock lane and is divided down to generate the slow clock. The fast and slow clocks are then passed to neighboring HSIO blocks to be used for the MIPI data lanes.

The data lane fast and slow clocks must be driven by a clock lane in the same MIPI group (dedicated buses drive from the clock lane to the neighboring data lanes).

The MIPI RX function is defined as:

**Table 19: MIPI RX Function** 

| MIPI RX Function | Description                                                                                                   |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|
| RX_DATA_xy_zz    | MIPI RX Data Lane. You can use any data lanes within the same grou to form multiple lanes of MIPI RX channel. |  |  |  |  |
|                  | x = P  or  N                                                                                                  |  |  |  |  |
|                  | y = 0 to 7 data lanes (Up to 8 data lanes per channels)                                                       |  |  |  |  |
|                  | zz = 10 to 117 MIPI RXchannel (Up to 18 MIPI RX channels)                                                     |  |  |  |  |
| RX_CLK_x_zz      | MIPI RX Clock Lane. One clock lane is required for each MIPI RX channel.                                      |  |  |  |  |
|                  | x = P  or  N                                                                                                  |  |  |  |  |
|                  | zz = 10 to 117 MIPI RX channel (Up to 18 MIPI RX channels)                                                    |  |  |  |  |

Figure 29: MIPI RX Lane Block Diagram



1. These signals are in the primitive, but the software automatically connects them for you.

Table 20: MIPI RX Lane Signals

Interface to MIPI soft CSI/DSI controller with D-PHY in FPGA Fabric

| Signal                    | Direction | Clock Domain       | Description                                                                                                                                                                                                             |
|---------------------------|-----------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LP_P_OE                   | Input     | -                  | (Optional) LP output enable signal for P pad.                                                                                                                                                                           |
| LP_P_OUT                  | Input     | -                  | (Optional) LP output data from the core for the P pad.<br>Used if the data lane is reversible.                                                                                                                          |
| LP_P_IN                   | Output    | -                  | LP input data from the P pad.                                                                                                                                                                                           |
| CLKOUT                    | Output    | -                  | Divided down parallel (slow) clock from the pads that can drive the core clock tree. Used to drive the core logic implementing the rest of the D-PHY protocol. It should also connect to the FIFOCLK of the data lanes. |
| SLOWCLKOUT <sup>(3)</sup> | Output    | -                  | Divided down parallel (slow) clock from the pads. Can only drive RX DATA lanes.                                                                                                                                         |
| FASTCLKOUT <sup>(3)</sup> | Output    | -                  | Serial (fast) clock from the pads. Can only drive RX DATA lanes.                                                                                                                                                        |
| HS_IN[7:0]                | Output    | SLOWCLK            | High-speed parallel data input.                                                                                                                                                                                         |
| FIFO_EMPTY                | Output    | FIFOCLK            | (Optional) When the FIFO is enabled, this signal indicates that the FIFO is empty.                                                                                                                                      |
| FIFO_RD                   | Input     | FIFOCLK            | (Optional) Enables FIFO to read.                                                                                                                                                                                        |
| RST                       | Input     | FIFOCLK<br>SLOWCLK | (Optional) Asynchronous. Resets the FIFO and serializer. If the FIFO is enabled, it is relative to FIFOCLK; otherwise it is relative to SLOWCLK.                                                                        |
| FIFOCLK <sup>(3)</sup>    | Input     | -                  | (Optional) Core clock to read from the FIFO.                                                                                                                                                                            |
| SLOWCLK <sup>(3)</sup>    | Input     | -                  | Parallel (slow) clock.                                                                                                                                                                                                  |
| FASTCLK <sup>(3)</sup>    | Input     | -                  | Serial (fast) clock.                                                                                                                                                                                                    |
| DLY_INC                   | Input     | SLOWCLK            | (Optional) Dynamic delay control. When DLY_ENA is 1, 1: Increments 0: Decrements                                                                                                                                        |
| DLY_ENA                   | Input     | SLOWCLK            | (Optional) Enable the dynamic delay control.                                                                                                                                                                            |
| DLY_RST                   | Input     | SLOWCLK            | (Optional) Reset the delay counter.                                                                                                                                                                                     |
| LP_N_OE                   | Input     | -                  | (Optional) LP output enable signal for N pad.                                                                                                                                                                           |
| LP_N_OUT                  | Input     | -                  | (Optional) LP output data from the core for the N pad.<br>Used if the data lane is reversible.                                                                                                                          |
| LP_N_IN                   | Output    | -                  | LP input data from the N pad.                                                                                                                                                                                           |
| HS_ENA                    | Input     | -                  | Dynamically enable the differential input buffer when in high-speed mode.                                                                                                                                               |
| HS_TERM                   | Input     | -                  | Dynamically enables input termination high-speed mode.                                                                                                                                                                  |

<sup>(3)</sup> These signals are in the primitive, but the software automatically connects them for you.

The clock lane generates the fast clock and slow clock for the RX data lanes within the interface group. It also generates a clock which is divided by 4 that feeds the global network. The following figure shows the clock connections between the clock and data lanes.

Figure 30: Connections for Clock and RX Data Lane in the Same MIPI RX Channel



1. The software automatically connects this signal for you.

### MIPI TX Lane

In TX mode, a PLL generates the parallel and serial clocks and passes them to the clock and data lanes.

Figure 31: MIPI TX Lane Block Diagram



Table 21: MIPI TX Lane Signals

Interface to MIPI soft CSI/DSI controller with D-PHY in FPGA fabric

| Signal      | Direction | Clock Domain | Description                                                               |
|-------------|-----------|--------------|---------------------------------------------------------------------------|
| LP_P_OE     | Input     | -            | LP output enable signal for P pad.                                        |
| LP_P_OUT    | Input     | -            | LP output data from the core for the P pad.                               |
| LP_P_IN     | Output    | -            | (Optional) LP input data from the P pad. Used if data lane is reversible. |
| HS_OE       | Input     | -            | High-speed output enable signal.                                          |
| RST         | Input     | SLOWCLK      | (Optional) Resets the serializer.                                         |
| HS_OUT[7:0] | Input     | SLOWCLK      | High-speed output data from the core. Always 8-bits wide.                 |
| SLOWCLK     | Input     | -            | Parallel (slow) clock.                                                    |
| FASTCLK     | Input     | -            | Serial (fast) clock.                                                      |
| LP_N_OE     | Input     | -            | LP output enable signal for N pad.                                        |
| LP_N_OUT    | Input     | -            | LP output data from the core for the N pad.                               |
| LP_N_IN     | Output    | -            | (Optional) LP input data from the N pad. Used if data lane is reversible. |

#### MIPI Lane Pads

Table 22: MIPI Lane Pads

| Signal | Direction | Description         |  |  |
|--------|-----------|---------------------|--|--|
| Р      | Output    | Differential pad P. |  |  |
| N      | Output    | Differential pad N. |  |  |

### I/O Banks

Efinix FPGAs have input/output (I/O) banks for general-purpose usage. Each I/O bank has independent power pins. The number and voltages supported vary by FPGA and package.

Some I/O banks are merged at the package level by sharing VCCIO pins, these are called merged banks. Merged banks have underscores () between banks in the VCCIO name (e.g., 1B\_1C means VCCIO for bank 1B and 1C are connected). Some of the banks in a merged bank may not have available user I/Os in the package. The following table lists banks that have available user I/Os in a package.

Table 23: I/O Banks by Package

| Package        | I/O Banks                             | Voltage (V)        | Dynamic<br>Voltage<br>Support | DDIO<br>Support | Merged Banks    |
|----------------|---------------------------------------|--------------------|-------------------------------|-----------------|-----------------|
| J361,<br>M361  | 2B, 2C, 3A,<br>3B, 4A, 4B, 4C         | 1.2, 1.5, 1.8      | -                             | All             | 2A_2B, 3B_3C    |
|                | BL, TL, TR, BR                        | 1.8, 2.5, 3.0, 3.3 | ~                             | All             | -               |
| J484,          | 2B, 3A, 3B, 4A, 4B, 4C                | 1.2, 1.5, 1.8      | -                             | All             | 2A_2B_2C, 3B_3C |
| M484           | BL, TL, TR, BR                        | 1.8, 2.5, 3.0, 3.3 | <b>✓</b>                      | All             | -               |
| L484           | 2B, 3A, 3B, 4A, 4B, 4C                | 1.2, 1.5, 1.8      | -                             | All             | 2A_2B_2C, 3B_3C |
|                | BL, TL, TR, BR                        | 1.8, 2.5, 3.0, 3.3 | ~                             | All             | -               |
| G400,<br>F529, | 2A, 2B, 2C, 3A,<br>3B, 3C, 4A, 4B, 4C | 1.2, 1.5, 1.8      | -                             | All             | -               |
| G529           | BL, TL, TR, BR                        | 1.8, 2.5, 3.0, 3.3 | ~                             | All             | -               |



Learn more: Refer to the Ti180 Pinout (.xlsx) for information on the I/O bank assignments.

## **DDR DRAM Interface**

( ! ) Important: All information is preliminary and pending definition.

The DDR PHY interface supports LPDDR4 and LPDDR4x memories with x16 or x32 DQ widths and a memory controller hard IP block. The memory controller provides two full-duplex AXI4 buses to communicate with the FPGA core.

**Note:** The DDR PHY and controller are hard blocks; you cannot bypass the DDR DRAM memory controller to access the PHY directly for non-DDR memory controller applications.

Figure 32: DDR DRAM Block Diagram



PHY and AXI
Block
PLL
Block
Reference Clock
PLL
Block
Reference Clock
GPIO
Block(s)

Figure 33: DDR DRAM Interface Block Diagram

(i)

**Note:** The PLL reference clock must be driven by I/O pads. The Efinity® software issues a warning if you do not connect the reference clock to an I/O pad. (Using the clock tree may induce additional jitter and degrade the DDR performance.) Refer to PLL on page 55 for more information about the PLL block.

Table 24: DDR DRAM Pads

| Signal         | Direction     | Description                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|----------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| DDR_A[5:0]     | Output        | Address signals to the DRAM.                                                                                                                                                                                                                                                                                                                                                                                 |  |
| DDR_CS_N[3:0]  | Output        | Chip select to the DRAM.                                                                                                                                                                                                                                                                                                                                                                                     |  |
| DDR_CKE[1:0]   | Output        | Active-high clock enable signals to the DRAM.                                                                                                                                                                                                                                                                                                                                                                |  |
| DDR_RST_N      | Output        | Active-low reset signal to the DRAM.                                                                                                                                                                                                                                                                                                                                                                         |  |
| DDR_CK         | Output        | Differential clock signals to the DRAM.                                                                                                                                                                                                                                                                                                                                                                      |  |
| DDR_CK_N       | Output        |                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| DDR_DQ[n:0]    | Bidirectional | Data bus to/from the memories. For writes, the FPGA drives these signals. For reads, the memory drives these signals. These signals are connected to the DQ pins on the memories. <i>n</i> is 15 or 31 depending on the Data Width setting.                                                                                                                                                                  |  |
| DDR_DQS_N[m:0] | Bidirectional | Differential data strobes to/from the memories. For writes, the FPGA                                                                                                                                                                                                                                                                                                                                         |  |
| DDR_DQS[m:0]   | Bidirectional | drives these signals. For reads, the memory drives these signals. These signals are connected to the DQS pins on the memories. <i>m</i> is 1 or 3 depending on the DQ width.                                                                                                                                                                                                                                 |  |
| DDR_DM[m:0]    | Bidirectional | Signals used as active-high data-mask and data bus inversion indicator. $m$ is 1 or 3 depending on the DQ width. If data bus inversion is enabled for a write operation, the DDR controller will drive the signal high if the write data byte is inverted. Similarly, if data bus inversion is enabled for a read operation, the memory device will drive the signal high if the read data byte is inverted. |  |

Table 25: Calibration Resistor Pad

| Signal  | Direction | Description                                                                                           |
|---------|-----------|-------------------------------------------------------------------------------------------------------|
| DDR_CAL | Input     | Calibration resistor connection. Connect to the ground through a 240 $\Omega$ resistor on your board. |

**Table 26: Controller Status Signals** 

| Signal                 | Direction | Clock<br>Domain | Description                                                                                                  |
|------------------------|-----------|-----------------|--------------------------------------------------------------------------------------------------------------|
| CTRL_CLK               | Input     | N/A             | Clock for controller status signals.                                                                         |
| CTRL_INT               | Output    | N/A             | Controller detects Interrupt.                                                                                |
| CTRL_MEM_RST_VALID     | Output    | N/A             | Controller has been reset.                                                                                   |
| CTRL_REFRESH           | Output    | CTRL_CLK        | Indicate controller is executing refresh command.                                                            |
| CTRL_CKE[1:0]          | Output    | CTRL_CLK        | Delayed 'control_cke' from the controller, indicating that the memory is in self-refresh or power down mode. |
| CTRL_BUSY              | Output    | CTRL_CLK        | Controller is busy reading data.                                                                             |
| CTRL_CMD_Q_ALMOST_FULL | Output    | CTRL_CLK        | Command queue reached 'q_fullness' parameter.                                                                |
| CTRL_DP_IDLE           | Output    | CTRL_CLK        | Datapath is idle.                                                                                            |
| CTRL_PORT_BUSY[1:0]    | Output    | CTRL_CLK        | Indicate if port is reading data.                                                                            |

**Table 27: Configuration Controller Signals** 

| Signal    | Direction | Description                                                                                                                |  |
|-----------|-----------|----------------------------------------------------------------------------------------------------------------------------|--|
| CFG_RESET | Input     | Active-high configuration controller reset. Asserting this signal also resets the DDR controller, PHY and the DRAM device. |  |
| CFG_START | Input     | Start the configuration controller.                                                                                        |  |
| CFG_DONE  | Output    | Indicates the configuration controller is done                                                                             |  |
| CFG_SEL   | Input     | Tie this input to low to enable the configuration controller.                                                              |  |

## Table 28: AXI4 Global Signals (Interface to FPGA Core Logic)

| Signal  | Direction | Clock<br>Domain | Description                                   |  |
|---------|-----------|-----------------|-----------------------------------------------|--|
| ACLK_x  | Input     | N/A             | AXI4 clock inputs.                            |  |
| ARSTN_x | Input     | ACLK_x          | Active-low reset signal to the AXI interface. |  |

## Table 29: AXI4 Write Response Channel Signals (Interface to FPGA Core Logic)

| Signal<br>x is 0 or 1 | Direction | Clock<br>Domain | Description                                                                                       |
|-----------------------|-----------|-----------------|---------------------------------------------------------------------------------------------------|
| BID_x[5:0]            | Output    | ACLK_x          | Response ID tag. This signal is the ID tag of the write response.                                 |
| BREADY_x              | Input     | ACLK_x          | Response ready. This signal indicates that the master can accept a write response.                |
| BRESP_x[1:0]          | Output    | ACLK_x          | Read response. This signal indicates the status of the read transfer.                             |
| BVALID_x              | Output    | ACLK_x          | Write response valid. This signal indicates that the channel is signaling a valid write response. |

Table 30: AXI4 Read Data Channel Signals (Interface to FPGA Core Logic)

| Signal<br>x is 0 or 1 | Direction | Clock<br>Domain | Description                                                                                                   |  |
|-----------------------|-----------|-----------------|---------------------------------------------------------------------------------------------------------------|--|
| RDATA_x[511:0]        | Output    | ACLK_x          | Read data.                                                                                                    |  |
| RID_x[5:0]            | Output    | ACLK_x          | Read ID tag. This signal is the identification tag for the read data group of signals generated by the slave. |  |
| RLAST_x               | Output    | ACLK_x          | Read last. This signal indicates the last transfer in a read burst.                                           |  |
| RREADY_x              | Input     | ACLK_x          | Read ready. This signal indicates that the master can accept the read data and response information.          |  |
| RRESP_x[1:0]          | Output    | ACLK_x          | Read response. This signal indicates the status of the read transfer.                                         |  |
| RVALID_x              | Output    | ACLK_x          | Read valid. This signal indicates that the channel is signaling the required read data.                       |  |

Table 31: AXI4 Write Data Channel Signals (Interface to FPGA Core Logic)

| Signal<br>x is 0 or 1 | Direction | Clock<br>Domain | Description                                                                                                                                        |
|-----------------------|-----------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| WDATA_x[511:0]        | Input     | ACLK_x          | Write data.                                                                                                                                        |
| WLAST_x               | Input     | ACLK_x          | Write last. This signal indicates the last transfer in a write burst.                                                                              |
| WREADY_x              | Output    | ACLK_x          | Write ready. This signal indicates that the slave can accept the write data.                                                                       |
| WSTRB_x[63:0]         | Input     | ACLK_x          | Write strobes. This signal indicates which byte lanes hold valid data.<br>There is one write strobe bit for each eight bits of the write data bus. |
| WVALID_x              | Input     | ACLK_x          | Write valid. This signal indicates that valid write data and strobes are available.                                                                |

Table 32: AXI4 Read Address Signals (Interface to FPGA Core Logic)

| Signal<br>x is 0 or 1 | Direction | Clock<br>Domain | Description                                                                                                                                  |  |
|-----------------------|-----------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|
| ARADDR_x[32:0]        | Input     | ACLK_x          | Read address. It gives the address of the first transfer in a burst transaction.                                                             |  |
| ARBURST_x[1:0]        | Input     | ACLK_x          | Burst type. The burst type and the size determine how the address for each transfer within the burst is calculated.  'b01 = INCR 'b10 = WRAP |  |
| ARID_x[5:0]           | Input     | ACLK_x          | Address ID. This signal identifies the group of address signals.                                                                             |  |
| ARLEN_x[7:0]          | Input     | ACLK_x          | Burst length. This signal indicates the number of transfers in a burst.                                                                      |  |
| ARREADY_x             | Output    | ACLK_x          | Address ready. This signal indicates that the slave is ready to accept a address and associated control signals.                             |  |
| ARSIZE_x[2:0]         | Input     | ACLK_x          | Burst size. This signal indicates the size of each transfer in the burst.                                                                    |  |
| ARVALID_x             | Input     | ACLK_x          | Address valid. This signal indicates that the channel is signaling valid address and control information.                                    |  |
| ARLOCK_x              | Input     | ACLK_x          | Lock type. This signal provides additional information about the atomic characteristics of the transfer.                                     |  |
| ARAPCMD_x             | Input     | ACLK_x          | Read auto-precharge.                                                                                                                         |  |
| ARQOS_x               | Input     | ACLK_x          | QoS identifier for read transaction.                                                                                                         |  |

Table 33: AXI4 Write Address Signals (Interface to FPGA Core Logic)

| Signal<br>x is 0 or 1 | Direction | Clock<br>Domain | Description                                                                                                                  |  |
|-----------------------|-----------|-----------------|------------------------------------------------------------------------------------------------------------------------------|--|
| AWADDR_x[32:0]        | Input     | ACLK_x          | Write address. It gives the address of the first transfer in a burst transaction.                                            |  |
| AWBURST_x[1:0]        | Input     | ACLK_x          | Burst type. The burst type and the size determine how the address for each transfer within the burst is calculated.          |  |
| AWID_x[5:0]           | Input     | ACLK_x          | Address ID. This signal identifies the group of address signals.                                                             |  |
| AWLEN_x[7:0]          | Input     | ACLK_x          | Burst length. This signal indicates the number of transfers in a burst.                                                      |  |
| AWREADY_x             | Output    | ACLK_x          | Address ready. This signal indicates that the slave is ready to accept an address and associated control signals.            |  |
| AWSIZE_x[2:0]         | Input     | ACLK_x          | Burst size. This signal indicates the size of each transfer in the burst.                                                    |  |
| AWVALID_x             | Input     | ACLK_x          | Address valid. This signal indicates that the channel is signaling valid address and control information.                    |  |
| AWLOCK_x              | Input     | ACLK_x          | Lock type. This signal provides additional information about the atomic characteristics of the transfer.                     |  |
| AWAPCMD_x             | Input     | ACLK_x          | Write auto-precharge.                                                                                                        |  |
| AWQOS_x               | Input     | ACLK_x          | QoS identifier for write transaction.                                                                                        |  |
| AWCACHE_x[3:0]        | Input     | ACLK_x          | Memory type. This signal indicates how transactions are required progress through a system.                                  |  |
| AWALLSTRB_x           | Input     | ACLK_x          | Write all strobes asserted. The DDR controller only supports a maximum of 16 AXI beats for write commands using this signal. |  |
| AWCOBUF_x             | Input     | ACLK_x          | Write coherent bufferable selection.                                                                                         |  |

### DDR DRAM Interface Input Clocks

For M361, M484, and F529 packages, the PLL\_TL2 CLKOUT3 and CLKOUT4 are clocks to drive the DDR PHY and controller. The CLKOUT3 drives the DDR PHY and must run at half of the PHY data rate (for example, 2,000 Mbps requires a 1,000 MHz clock). CLKOUT4 drives the DDR controller and must run at a quarter of the PHY data rate (for example, 2,000 Mbps requires a 500 MHz clock). You only need to instantiate PLL\_TL2 with CLKOUT3 and CLKOUT4, enabled with the required frequencies.

For J361, J484, and G529 packages, you only need one clock to drive the DDR DRAM interface block. You can select either CLKIN 0, CLKIN 1, and CLKIN 2 of the DDR DRAM interface block which are connected to the CLKOUT4 of PLL\_TL0, PLL\_TL1, or PLL\_TL2 respectively. The clock runs at a quarter of the PHY data rate (for example, 2,000 Mbps requires a 500 MHz clock). You only need to instantiate the CLKOUT4 of the selected PLL resource, enabled with the required frequencies.

The Efinity software connects the clocks to the DDR DRAM interface block automatically.

## MIPI D-PHY



Important: All information is preliminary and pending definition.

In addition to the HSIO, which you can configure as MIPI RX or TX lanes, Ti180 FPGAs have hardened MIPI D-PHY blocks, each with 4 data lanes and 1 clock lane. The MIPI D-PHY RX and MIPI D-PHY TX can operate independently with dedicated I/O banks.

You can use the hardened MIPI D-PHY blocks along with the HSIO configured as MIPI D-PHY lanes to create systems that aggregate data from many cameras or sensors.

The MIPI TX/RX interface supports the MIPI D-PHY specification v1.2. It has the following features:

- Programmable data lane configuration supporting up to 4 lanes
- High-speed mode supports up to 2.5 Gbps data rates per lane
- Operates in continuous and non-continuous clock modes
- Supports Ultra-Low Power State (ULPS)

### MIPI RX D-PHY

The MIPI RX D-PHY is a receiver interface designed to receive data and the control information of MIPI CSI, DSI, or other associated protocols. The MIPI RX D-PHY comprises of one clock lane and up to four data lanes for a single-channel configuration. The MIPI RX D-PHY also interfaces with MIPI-associated protocol controllers via a standard MIPI D-PHY PHY Protocol Interface (PPI) that supports the 8- or 16-bit high-speed receiving data bus.

Figure 34: MIPI RX D-PHY x4 Block Diagram



The status signals provide optional status and error information about the MIPI RX D-PHY interface operation.

Figure 35: MIPI RX D-PHY Interface Block Diagram



Table 34: MIPI RX D-PHY Clocks Signals (Interface to FPGA Fabric)

| Signal          | Direction | Clock Domain | Notes                                                                                                        |
|-----------------|-----------|--------------|--------------------------------------------------------------------------------------------------------------|
| CFG_CLK         | Input     | N/A          | Configuration Clock (used for time counter and EQ calibration). The clock must be between 80 MHz to 120 MHz. |
| WORD_CLKOUT_HS  | Output    | N/A          | HS Receive Byte/Word clock.                                                                                  |
| LP_CLK          | Output    | N/A          | Low Power State clock.                                                                                       |
| RX_CLK_ESC_LANn | Output    | N/A          | Escape Mode Receive clock.                                                                                   |
| TX_CLK_ESC      | Input     | N/A          | Escape Mode Transmit clock. The clock must be lower than 20 MHz.                                             |

Table 35: MIPI RX D-PHY Control and Status Signals (Interface to FPGA Fabric)

| Signal               | Direction | Clock Domain    | Notes                                                    |
|----------------------|-----------|-----------------|----------------------------------------------------------|
| RESET_N              | Input     | N/A             | Reset. Disables PHY and reset the digital logic.         |
| RST0_N               | Input     | N/A             | Asynchronous FIFO reset and synchronous out of reset.    |
| STOPSTATE_CLK        | Output    | N/A             | Lane in Stop State.                                      |
| STOPSTATE_LANn       | Output    | N/A             | Data Lane in Stop State (Lane N).                        |
| ERR_ESC_LANn         | Output    | N/A             | Lane n Escape Command Error.                             |
| ERR_CONTROL_LANn     | Output    | N/A             | Lane <i>n</i> Has Line State Error.                      |
| TX_REQUEST_ESC       | Input     | TX_CLK_ESC      | Lane 0 Request TX Escape Mode.                           |
| TURN_REQUEST         | Input     | TX_CLK_ESC      | Lane 0 Request Turnaround.                               |
| FORCE_RX_MODE        | Input     | N/A             | Lane 0 Force Lane into Receive Mode/Wait for Stop State. |
| TX_TRIGGER_ESC [3:0] | Input     | TX_CLK_ESC      | Lane 0 Send a Trigger Event.                             |
| RX_TRIGGER_ESC [3:0] | Output    | RX_CLK_ESC_LAN0 | Lane 0 Received a Trigger Event.                         |
| DIRECTION            | Output    | N/A             | Lane 0 Transmit/Receive Direction (0 = TX, 1 = RX).      |
| ERR_CONTENTION_LP0   | Output    | N/A             | Lane 0 Contention Error when driving 0.                  |
| ERR_CONTENTION_LP1   | Output    | N/A             | Lane 0 Contention Error when driving 1.                  |

Table 36: MIPI RX D-PHY High Speed Mode Signals (Interface to FPGA Fabric)

| Signal                 | Direction | Clock Domain   | Notes                              |
|------------------------|-----------|----------------|------------------------------------|
| RX_CLK_ACTIVE_HS       | Output    | N/A            | HS Clock Lane Active.              |
| RX_ACTIVE_HS_LANn      | Output    | WORD_CLKOUT_HS | HS Reception Active.               |
| RX_VALID_HS_LANn       | Output    | WORD_CLKOUT_HS | HS Data Receive Valid .            |
| RX_SYNC_HS_LANn        | Output    | WORD_CLKOUT_HS | HS Reveiver Sync. Observed.        |
| RX_SKEW_CAL_HS_LANn    | Output    | WORD_CLKOUT_HS | HS Reveiver DeSkew Burst Received. |
| RX_DATA_HS_LANn [15:0] | Output    | WORD_CLKOUT_HS | HS Receive Data.                   |
| ERR_SOT_HS_LANn        | Output    | WORD_CLKOUT_HS | State-of-Transmission (SOT) Error. |
| ERR_SOT_SYNC_HS_LANn   | Output    | WORD_CLKOUT_HS | SOT Sync. Error.                   |

Table 37: MIPI RX D-PHY Low-Power Data Receive Mode Signals (Interface to FPGA Fabric)

| Signal            | Direction | Clock Domain    | Notes                            |
|-------------------|-----------|-----------------|----------------------------------|
| RX_LPDT_ESC       | Output    | RX_CLK_ESC_LAN0 | Lane 0 enter LPDT RX Mode.       |
| RX_DATA_ESC [7:0] | Output    | RX_CLK_ESC_LAN0 | Lane 0 LPDT RX Data.             |
| RX_VALID_ESC      | Output    | RX_CLK_ESC_LAN0 | Lane 0 LPDT RX Data Valid.       |
| ERR_SYNC_ESC      | Output    | N/A             | Lane 0 LPDT RX Data Sync. Error. |
| TX_LPDT_ESC       | Input     | TX_CLK_ESC      | Lane 0 Enter LPDT TX Mode.       |
| TX_DATA_ESC [7:0] | Input     | TX_CLK_ESC      | Lane 0 LPDT TX Data.             |
| TX_VALID_ESC      | Input     | TX_CLK_ESC      | Lane 0 LPDT TX Data Valid.       |
| TX_READY_ESC      | Output    | TX_CLK_ESC      | Lane 0 LDPT TX Data Ready.       |

Table 38: MIPI RX D-PHY ULP Sleep Mode Signals (Interface to FPGA Fabric)

| Signal                  | Direction | Clock Domain    | Notes                             |
|-------------------------|-----------|-----------------|-----------------------------------|
| TX_ULPS_ESC             | Input     | TX_CLK_ESC      | Lane 0 Enter ULPS Mode.           |
| TX_ULPS_EXIT            | Input     | TX_CLK_ESC      | Lane 0 Exit ULPS Mode.            |
| RX_ULPS_CLK_NOT         | Output    | N/A             | CLK0 Enter ULPS Mode.             |
| RX_ULPS_ACTIVE_CLK_NOT  | Output    | N/A             | CLK0 is in ULPS (Active Low).     |
| RX_ULPS_ESC_LANn        | Output    | RX_CLK_ESC_LANn | Lane <i>n</i> Enter ULPS Mode.    |
| RX_ULPS_ACTIVE_NOT_LANn | Output    | N/A             | Lane $n$ is in ULPS (Active Low). |

Table 39: MIPI RX D-PHY Pads

| Pad             | Direction     | Description              |  |
|-----------------|---------------|--------------------------|--|
| MIPIn_RXDP[4:0] | Bidirectional | MIPI transceiver P pads. |  |
| MIPIn_RXDN[4:0] | Bidirectional | MIPI transceiver N pads. |  |

### MIPI TX D-PHY

The MIPI TX D-PHY is a transmitter interface designed to transmit data and the control information of MIPI CSI, DSI, or other associated protocols. The MIPI TX D-PHY comprises of one clock lane and up to four data lanes for a single-channel configuration. The MIPI TX D-PHY also interfaces with MIPI-associated protocol controllers via a standard MIPI D-PHY PPI that supports the 8- or 16-bit high-speed receiving data bus.

Figure 36: MIPI TX D-PHY x4 Block Diagram



The MIPI TX D-PHY block requires an escape clock (TX\_CLK\_ESC) for use when the MIPI interface is in escape (low-power) mode, which runs up to 20 MHz.



**Note:** Efinix recommends that you set the escape clock frequency as close to 20 MHz as possible.

Figure 37: MIPI TX D-PHY Interface Block Diagram





**Note:** GPIO block is the default reference clock source. However, the PLL and core clock out can also be set as the reference clock source.

Table 40: MIPI TX D-PHY Clocks Signals (Interface to FPGA Fabric)

| Signal         | Direction | Clock Domain | Notes                                                                                                                                                         |
|----------------|-----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REF_CLK        | Input     | N/A          | Reference Clock. The clock must be between 12 MHz to 52 MHz.                                                                                                  |
| TX_CLK_ESC     | Input     | N/A          | Escape Mode Transmit Clock, used to generate escape sequence. The clock must be less than 20 MHz.                                                             |
| RX_CLK_ESC     | Output    | N/A          | Escape Mode Receive Clock (lane 0 only)                                                                                                                       |
| WORD_CLKOUT_HS | Output    | N/A          | HS Transmit Byte/Word Clock. This signal must<br>be 1/8 of the bit-rate in normal 8-bit HS-PPI D-<br>PHY mode, or 1/16 of the bit-rate in 16-bit PHY<br>mode. |

Table 41: MIPI TX D-PHY Control and Status Signals (Interface to FPGA Fabric)

| Signal              | Direction | Clock Domain | Notes                                            |
|---------------------|-----------|--------------|--------------------------------------------------|
| RESET_N             | Input     | N/A          | Reset. Disables PHY and reset the digital logic. |
| PLL_UNLOCK          | Output    | N/A          | PLL is in unlock state.                          |
| PLL_SSC_EN          | Input     | N/A          | (Optional) PLL SSC Enable:                       |
|                     |           |              | Always enable: 1                                 |
|                     |           |              | Disable: 0                                       |
|                     |           |              | Driven by active signal for dynamic enable       |
| STOPSTATE_CLK       | Output    | N/A          | Clock Lane in Stop State (Clk 0).                |
| TX_REQUEST_ESC_LANn | Input     | TX_CLK_ESC   | Escape Mode Transmit Request (Lane N).           |
| STOPSTATE_LANn      | Output    | N/A          | Data Lane in Stop State (Lane N).                |

Table 42: MIPI TX D-PHY Lane 0 Control and Status Signals (Interface to FPGA Fabric)

| Signal               | Direction | Clock Domain | Notes                                             |
|----------------------|-----------|--------------|---------------------------------------------------|
| TURN_REQUEST         | Input     | TX_CLK_ESC   | Lane 0 Turnaround Request.                        |
| TX_TRIGGER_ESC [3:0] | Input     | TX_CLK_ESC   | Lane 0 Send an Escape Mode Trigger Event.         |
| RX_TRIGGER_ESC [3:0] | Output    | RX_CLK_ESC   | Lane 0 Received an Escape Mode Trigger<br>Event.  |
| FORCE_RX_MODE        | Input     | N/A          | Lane 0 Force into Receive Mode/Wait for Stop.     |
| DIRECTION            | Output    | N/A          | Lane 0 Transmit/Receive Direction: 0: TX, 1: RX   |
| ERR_ESC              | Output    | N/A          | Lane 0 Escape Command Error.                      |
| ERR_CONTROL          | Output    | N/A          | Lane 0 Line State Error.                          |
| ERR_CONTENTION_LP0   | Output    | N/A          | Lane 0 Line Contention Detected (when driving 0). |
| ERR_CONTENTION_LP1   | Output    | N/A          | Lane 0 Line Contention Detected (when driving 1). |

Table 43: MIPI TX D-PHY High Speed Mode Signals (Interface to FPGA Fabric)

| Signal                 | Direction | Clock Domain   | Notes                                          |
|------------------------|-----------|----------------|------------------------------------------------|
| TX_REQUEST_HS          | Input     | WORD_CLKOUT_HS | HS Clock Request (Clk 0).                      |
| TX_REQUEST_HS_LANn     | Input     | WORD_CLKOUT_HS | HS Transmit Request and Data Valid (Lane 0-3). |
| TX_SKEW_CAL_HS_LANn    | Input     | WORD_CLKOUT_HS | HS Skew Calibration (Lane N).                  |
| TX_WORD_VALID_HS_LANn  | Input     | WORD_CLKOUT_HS | HS High Byte Valid (Lane N) for 16-bit mode.   |
| TX_DATA_HS_LANn [15:0] | Input     | WORD_CLKOUT_HS | HS Transmit Data (Lane N).                     |
| TX_READY_HS_LANn       | Output    | WORD_CLKOUT_HS | HS Transmit Ready (Lane N).                    |

Table 44: MIPI TX D-PHY Low-Power Data Receive Mode Signals (Interface to FPGA Fabric)

| Signal            | Direction | Clock Domain | Notes                           |
|-------------------|-----------|--------------|---------------------------------|
| TX_LPDT_ESC       | Input     | TX_CLK_ESC   | Lane 0 Enter LPDT Mode.         |
| TX_VALID_ESC      | Input     | TX_CLK_ESC   | Lane 0 LPDT Data Valid .        |
| TX_DATA_ESC [7:0] | Input     | TX_CLK_ESC   | Lane 0 LPDT Data Bus.           |
| TX_READY_ESC      | Output    | TX_CLK_ESC   | Lane 0 LPDT Data Ready.         |
| RX_LDPT_ESC       | Output    | RX_CLK_ESC   | Escape LP Data Receive Mode.    |
| RX_DATA _ESC[7:0] | Output    | RX_CLK_ESC   | Escape Mode Receive Data.       |
| RX_VALID_ESC      | Output    | RX_CLK_ESC   | Escape Mode Receive Data Valid. |
| ERR_SYNC_ESC      | Output    | N/A          | LPDT Data Sync Error.           |
| RX_ULPS_ESC       | Output    | RX_CLK_ESC   | Lane 0 entered ULPS mode.       |

Table 45: MIPI TX D-PHY ULP Sleep Mode (Interface to FPGA Fabric)

| Signal                  | Direction | Clock Domain | Notes                                         |
|-------------------------|-----------|--------------|-----------------------------------------------|
| TX_ULPS_CLK             | Input     | TX_CLK_ESC   | CLK0 to enter Ultra-Low Power State.          |
| TX_ULPS_EXIT            | Input     | TX_CLK_ESC   | CLK0 to exit Ultra-Low Power State.           |
| TX_ULPS_ACTIVE_CLK_NOT  | Output    | N/A          | Clock Lane in ULP State - Active Low (Clk 0). |
| TX_ULPS_ESC_LANn        | Input     | TX_CLK_ESC   | Lane <i>n</i> to enter Ultra-Low Power State. |
| TX_ULPS_EXIT_LANn       | Input     | TX_CLK_ESC   | Lane <i>n</i> to exit Ultra-Low Power State.  |
| TX_ULPS_ACTIVE_NOT_LANn | Output    | N/A          | Data Lane in ULP State - Active Low (Lane N). |

Table 46: MIPI TX D-PHY Pads

| Pad             | Direction     | Description              |
|-----------------|---------------|--------------------------|
| MIPIn_TXDP[4:0] | Bidirectional | MIPI transceiver P pads. |
| MIPIn_TXDN[4:0] | Bidirectional | MIPI transceiver N pads. |

# Oscillator

The Ti180 has one low-frequency oscillator tailored for low-power operation. The oscillator runs at a nominal frequency of 10, 20, 40, or 80 MHz. You can use the oscillator to perform always-on functions with the lowest power possible. It's output clock is available to the core. You can enable or disable the oscillator to allow power savings when not in use.

## **PLL**

Titanium FPGAs have 8 PLLs to synthesize clock frequencies. The PLLs are located in the corners of the FPGA. You can use the PLL to compensate for clock skew/delay via external or internal feedback to meet timing requirements in advanced applications. The PLL reference clock has up to four sources. You can dynamically select the PLL reference clock with the CLKSEL port. (Hold the PLL in reset when dynamically selecting the reference clock source.)

The PLL consists of a pre-divider counter (N counter), a feedback multiplier counter (M counter), a post-divider counter (O counter), and output dividers (C).



**Note:** You can cascade the PLLs in Ti180 FPGAs. To avoid the PLL losing lock, Efinix recommends that you do not cascade more than two PLLs.

PLL CLKIN[3] CLKIN[2] Ν Charge Loop Counter Pump Filter CLKIN[1] CLKIN[0] CLKSEL[1] CLKSEL[0] Voltage Phase  $F_{vco}$ 0 **IOFBK** Frequency Control Μ Counter FBK Detector Oscillator Counter  $\mathsf{F}_{\scriptscriptstyle\mathsf{PLL}}$ Local feedback RSTN → Output Output Output Output Output SHIFT[2:0] → Divider (C) Divider (C) Divider (C) Divider (C) Divider (C) SHIFT\_SEL[4:0] → SHIFT\_ENA → Phase Shift Phase Shift Phase Shift Phase Shift Phase Shift LOCKED **←** F<sub>out</sub>

Figure 38: PLL Block Diagram

The counter settings define the PLL output frequency:

CLKOUT3

CLKOUT4

| Local and Core Feedback Mode                                                                                                                                            | Where:                                                                                                                                                                                                                                                                                                                                     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $F_{PFD} = F_{IN} / N$ $F_{VCO} = (F_{PFD} \times M \times O \times C_{FBK})^{(4)}$ $F_{PLL} = F_{VCO} / O$ $F_{OUT} = (F_{IN} \times M \times C_{FBK}) / (N \times C)$ | F <sub>VCO</sub> is the voltage control oscillator frequency F <sub>PLL</sub> is the post-divider PLL VCO frequency F <sub>OUT</sub> is the output clock frequency F <sub>IN</sub> is the reference clock frequency F <sub>PFD</sub> is the phase frequency detector input frequency O is the post-divider counter C is the output divider |

CLKOUT2

CLKOUT1

CLKOUT0

<sup>(</sup>M x O x  $C_{FBK}$ ) must be  $\leq 255$ .



**Note:** Refer to the PLL Timing and AC Characteristics on page 83 for F<sub>VCO</sub>, F<sub>OUT</sub>. F<sub>IN</sub>, F<sub>PLL</sub>, and F<sub>PFD</sub> values





Table 47: PLL Signals (Interface to FPGA Fabric)

| Signal         | Direction | Description                                                                                                                                                                                                 |
|----------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKIN[3:0]     | Input     | Reference clocks driven by I/O pads or core clock tree.                                                                                                                                                     |
| CLKSEL[1:0]    | Input     | You can dynamically select the reference clock from one of the clock in pins.                                                                                                                               |
| RSTN           | Input     | Active-low PLL reset signal. When asserted, this signal resets the PLL; when deasserted, it enables the PLL. De-assert only when the CLKIN signal is stable.                                                |
|                |           | Connect this signal in your design to power-up or reset the PLL. Assert the RSTN pin for a minimum pulse of 10 ns to reset the PLL. Assert RSTN when dynamically changing the selected PLL reference clock. |
| FBK            | Input     | Connect to a clock out interface pin when the PLL is in core feedback mode.                                                                                                                                 |
| IOFBK          | Input     | Connect to a clock out interface pin when the PLL is in external I/O feedback mode.                                                                                                                         |
| CLKOUT0        | Output    | PLL output. You can route these signals as input clocks to the core's GCLK                                                                                                                                  |
| CLKOUT1        |           | network.                                                                                                                                                                                                    |
| CLKOUT2        |           | You can use CLKOUT0 only for clocks with a maximum frequency of 4x (integer) of the reference clock. If all your system clocks do not fall within this range, you                                           |
| CLKOUT3        |           | should dedicate one unused clock for CLKOUT0.                                                                                                                                                               |
| CLKOUT4        |           |                                                                                                                                                                                                             |
| LOCKED         | Output    | Goes high when PLL achieves lock; goes low when a loss of lock is detected. Connect this signal in your design to monitor the lock status.                                                                  |
|                |           | This signal is not synchronized to any clock and the minimum high or low pulse width of the lock signal may be smaller than the CLKOUT's period.                                                            |
| SHIFT[2:0]     | Input     | (Optional) Dynamically change the phase shift of the output selected to the value set with this signal.                                                                                                     |
|                |           | Possible values from 000 (no phase shift) to 111 (3.5 F <sub>PLL</sub> cycle delay). Each increment adds 0.5 cycle delay.                                                                                   |
| SHIFT_SEL[4:0] | Input     | (Optional) Choose the output(s) affected by the dynamic phase shift.                                                                                                                                        |
| SHIFT_ENA      | Input     | (Optional) When high, changes the phase shift of the selected PLL(s) to the new value.                                                                                                                      |

Table 48: PLL Reference Clock Resource Assignments (M361, J361)

| PLL     | REFCLK0                                                                           | REFCLK1                                                                     | External Feedback I/O                                                           |
|---------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| PLL_BL0 | Single-ended:<br>GPIOB_P_00_PLLIN0                                                | Single-ended:<br>GPIOL_00_PLLIN1                                            | Single-ended: GPIOB_P_01_EXTFB Differential: GPIOB_P_01_EXTFB, GPIOB_N_01_CCK   |
| PLL_BL1 | Single-ended: GPIOB_P_11_PLLIN0 Differential: GPIOB_P_11_PLLIN0, GPIOB_N_11       | Unbonded <sup>(5)</sup>                                                     | Single-ended: GPIOB_P_12_EXTFB Differential: GPIOB_P_12_EXTFB, GPIOB_N_12_SSU_N |
| PLL_BL2 | Single-ended: GPIOB_P_23_PLLIN0 Differential: GPIOB_P_23_PLLIN0, GPIOB_N_23_CDI12 | Unbonded <sup>(5)</sup>                                                     | Single-ended: GPIOB_P_24_EXTFB Differential: GPIOB_P_24_EXTFB, GPIOB_N_24_CDI13 |
| PLL_TL0 | Unbonded <sup>(5)</sup>                                                           | Single-ended:<br>GPIOL_26_PLLIN1                                            | Unbonded <sup>(5)</sup>                                                         |
| PLL_TL1 | Single-ended: GPIOT_P_11_PLLIN0 Differential: GPIOT_P_11_PLLIN0, GPIOT_N_11       | Single-ended:<br>GPIOL_36_PLLIN1                                            | Single-ended: GPIOT_P_12_EXTFB Differential: GPIOT_P_12_EXTFB, GPIOT_N_12       |
| PLL_TL2 | Single-ended: GPIOT_P_23_PLLIN0 Differential: GPIOT_P_23_PLLIN0, GPIOT_N_23       | Single-ended:<br>GPIOL_32_PLLIN1                                            | Single-ended: GPIOT_P_24_EXTFB Differential: GPIOT_P_24_EXTFB, GPIOT_N_24       |
| PLL_TR  | Single-ended: GPIOR_P_45_PLLIN0 Differential: GPIOR_P_45_PLLIN0, GPIOR_N_45       | Single-ended: GPIOR_P_31_PLLIN1 Differential: GPIOR_P_31_PLLIN1, GPIOR_N_31 | Single-ended: GPIOR_P_44_EXTFB Differential: GPIOR_P_44_EXTFB, GPIOR_N_44       |
| PLL_BR  | Unbonded <sup>(5)</sup>                                                           | Single-ended: GPIOR_P_16_PLLIN1 Differential: GPIOR_P_16_PLLIN1, GPIOR_N_16 | Unbonded <sup>(5)</sup>                                                         |

Table 49: PLL Reference Clock Resource Assignments (L484, J484, M484)

| PLL     | REFCLK0                                                                           | REFCLK1                                                                     | External Feedback I/O                                                           |
|---------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| PLL_BL0 | Single-ended:<br>GPIOB_P_00_PLLIN0                                                | Single-ended:<br>GPIOL_00_PLLIN1                                            | Single-ended: GPIOB_P_01_EXTFB Differential: GPIOB_P_01_EXTFB, GPIOB_N_01_CCK   |
| PLL_BL1 | Single-ended: GPIOB_P_11_PLLIN0 Differential: GPIOB_P_11_PLLIN0, GPIOB_N_11       | Unbonded <sup>(5)</sup>                                                     | Single-ended: GPIOB_P_12_EXTFB Differential: GPIOB_P_12_EXTFB, GPIOB_N_12_SSU_N |
| PLL_BL2 | Single-ended: GPIOB_P_23_PLLIN0 Differential: GPIOB_P_23_PLLIN0, GPIOB_N_23_CDI12 | Unbonded <sup>(5)</sup>                                                     | Single-ended: GPIOB_P_24_EXTFB Differential: GPIOB_P_24_EXTFB, GPIOB_N_24_CDI13 |
| PLL_TL0 | Unbonded <sup>(5)</sup>                                                           | Single-ended:<br>GPIOL_26_PLLIN1                                            | Unbonded <sup>(5)</sup>                                                         |
| PLL_TL1 | Single-ended: GPIOT_P_11_PLLIN0 Differential: GPIOT_P_11_PLLIN0, GPIOT_N_11       | Single-ended:<br>GPIOL_36_PLLIN1                                            | Single-ended: GPIOT_P_12_EXTFB Differential: GPIOT_P_12_EXTFB, GPIOT_N_12       |
| PLL_TL2 | Unbonded <sup>(5)</sup>                                                           | Single-ended:<br>GPIOL_32_PLLIN1                                            | Unbonded <sup>(5)</sup>                                                         |
| PLL_TR  | Single-ended: GPIOR_P_45_PLLIN0 Differential: GPIOR_P_45_PLLIN0, GPIOR_N_45       | Single-ended: GPIOR_P_31_PLLIN1 Differential: GPIOR_P_31_PLLIN1, GPIOR_N_31 | Single-ended: GPIOR_P_44_EXTFB Differential: GPIOR_P_44_EXTFB, GPIOR_N_44       |
| PLL_BR  | Unbonded <sup>(5)</sup>                                                           | Single-ended: GPIOR_P_16_PLLIN1 Differential: GPIOR_P_16_PLLIN1, GPIOR_N_16 | Unbonded <sup>(5)</sup>                                                         |

<sup>(5)</sup> There is no dedicated pin assigned to this reference clock.

Table 50: PLL Reference Clock Resource Assignments (G400, F529, G529)

| PLL     | REFCLK0                                                          | REFCLK1                                           | External Feedback I/O                                          |
|---------|------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------------------|
| PLL_BL0 | Single-ended: GPIOB_P_00_PLLIN0 Differential: GPIOB_P_00_PLLIN0, | Single-ended:<br>GPIOL_00_PLLIN1                  | Single-ended: GPIOB_P_01_EXTFB Differential: GPIOB_P_01_EXTFB, |
|         | GPIOB_N_00                                                       |                                                   | GPIOB_N_01_CCK                                                 |
| PLL_BL1 | Single-ended:<br>GPIOB_P_11_PLLIN0                               | Single-ended:<br>GPIOL_10_PLLIN1                  | Single-ended:<br>GPIOB_P_12_EXTFB                              |
|         | Differential: GPIOB_P_11_PLLIN0, GPIOB_N_11                      |                                                   | Differential:<br>GPIOB_P_12_EXTFB,<br>GPIOB_N_12_SSU_N         |
| PLL_BL2 | Single-ended:<br>GPIOB_P_23_PLLIN0                               | Single-ended:<br>GPIOL_20_PLLIN1                  | Single-ended:<br>GPIOB_P_24_EXTFB                              |
|         | Differential:<br>GPIOB_P_23_PLLIN0,<br>GPIOB_N_23_CDI12          |                                                   | Differential:<br>GPIOB_P_24_EXTFB,<br>GPIOB_N_24_CDI13         |
| PLL_TL0 | Single-ended: GPIOT_P_00_PLLIN0 Differential:                    | Single-ended:<br>GPIOL_26_PLLIN1                  | Single-ended: GPIOT_P_01_EXTFB Differential:                   |
|         | GPIOT_P_00_PLLIN0,<br>GPIOT_N_00                                 |                                                   | GPIOT_P_01_EXTFB,<br>GPIOT_N_01                                |
| PLL_TL1 | Single-ended:<br>GPIOT_P_11_PLLIN0                               | Single-ended:<br>GPIOL_36_PLLIN1                  | Single-ended:<br>GPIOT_P_12_EXTFB                              |
|         | Differential: GPIOT_P_11_PLLIN0, GPIOT_N_11                      |                                                   | Differential: GPIOT_P_12_EXTFB, GPIOT_N_12                     |
| PLL_TL2 | Single-ended:<br>GPIOT_P_23_PLLIN0                               | Single-ended:<br>GPIOL_32_PLLIN1                  | Single-ended:<br>GPIOT_P_24_EXTFB                              |
|         | Differential:<br>GPIOT_P_23_PLLIN0,<br>GPIOT_N_23                |                                                   | Differential:<br>GPIOT_P_24_EXTFB,<br>GPIOT_N_24               |
| PLL_TR  | Single-ended:<br>GPIOR_P_45_PLLIN0                               | Single-ended:<br>GPIOR_P_31_PLLIN1                | Single-ended:<br>GPIOR_P_44_EXTFB                              |
|         | Differential:<br>GPIOR_P_45_PLLIN0,<br>GPIOR_N_45                | Differential:<br>GPIOR_P_31_PLLIN1,<br>GPIOR_N_31 | Differential:<br>GPIOR_P_44_EXTFB,<br>GPIOR_N_44               |
| PLL_BR  | Single-ended:<br>GPIOR_P_00_PLLIN0                               | Single-ended:<br>GPIOR_P_16_PLLIN1                | Single-ended:<br>GPIOR_P_01_EXTFB                              |
|         | Differential: GPIOR_P_00_PLLIN0, GPIOR_N_00                      | Differential:<br>GPIOR_P_16_PLLIN1,<br>GPIOR_N_16 | Differential:<br>GPIOR_P_01_EXTFB,<br>GPIOR_N_01               |

## Dynamic Phase Shift

Ti180 FPGAs support a dynamic phase shift where you can adjust the phase shift of each output dynamically in user mode by up to 3.5  $F_{PLL}$  cycles. For example, to phase shift a 400 MHz clock by 90-degree, configure the PLL to have a  $F_{PLL}$  frequency of 800 MHz, set the output counter division to 2, and set SHIFT[2:0] to 001.

### Implementing Dynamic Phase Shift

Use these steps to implement the dynamic phase shift:

- 1. Write the new phase setting into SHIFT[2:0].
- 2. After 1 clock cycle of the targeted output clock that you want to shift, assert the SHIFT SEL[n] and SHIFT ENA signals.
- **3.** Hold SHIFT\_ENA and SHIFT\_SEL[n] high for a minimum period of 4 clock cycles of the targeted output clock.
- **4.** De-assert SHIFT\_ENA and SHIFT\_SEL[n]. Wait for at least 4 clock cycles of the targeted output clock before asserting SHIFT\_ENA and SHIFT\_SEL[n] again.



**Note:** n in SHIFT\_SEL[n] represents the output clock that you intend to add phase shift

The following waveforms describe the signals for a single phase shift and consecutive multiple phase shifts.

Figure 40: Single Dynamic Phase Shift Waveform Example for CLKOUT1



Figure 41: Consecutive Dynamic Phase Shift Waveform Example for CLKOUT1



## Spread-Spectrum Clocking PLL

The Titanium Ti180MIPI D-PHY interface includes a spread-spectrum clocking (SSC) PLL that spreads or varies the signal spectrum around the ideal clock frequency. If you are not using the MIPI D-PHY TX interface for MIPI signals, you can use the SSC PLL as another clock source.

The PLL consists of a pre-divider counter (N counter), a feedback multiplier counter (M counter), a post-divider counter (O counter), and output divider (C). You cannot modify the

counter settings. Instead, you specify the output frequency you want and the reference clock frequency. If the SSC PLL cannot exactly match the output frequency, it displays (and uses) the frequency that is closest to your setting.

By default, the SSC PLL acts as a regular PLL. You enable the spread-spectrum clocking by turning on the **Enable Spread Spectrum Clock (SSC)** option in the Interface Designer.

Figure 42: SSC PLL Block Diagram



Figure 43: SSC PLL Interface Block Diagram



Table 51: SSC PLL Signals (Interface to FPGA Fabric)

| Signal   | Direction | Description                                                                                                                          |
|----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------|
| CLKIN    | Input     | Reference clocks from core, PLL, or GPIO.                                                                                            |
| CLKOUT   | Output    | PLL SSC Clock Out Pin Name.                                                                                                          |
| RSTN     | Input     | Active-low PLL SSC reset signal.                                                                                                     |
| UNLOCKED | Output    | PLL Unlock State Pin Name. Goes high when PLL SSC is in unlock state. Connect this signal in your design to monitor the lock status. |
| ENA      | Input     | (Optional) PLL SSC Enable Pin Name: Always enable: 1 Disable: 0 Can be driven by an active signal for dynamic enable.                |

# Single-Event Upset Detection

The Ti180 FPGA has a hard block for detecting single-event upset (SEU). The SEU detection feature has two modes:

- *Auto mode*—The Ti180 control block periodically runs SEU error checks and flags if it detects an error. You can configure the interval time between SEU checks.
- *Manual mode*—The user design runs the check.

In both modes, the user design is responsible for deciding whether to reconfigure the Ti180 when an error is detected.



**Learn more:** For more information on using the SEU detection feature, refer to the **Titanium Interfaces User Guide**.

# Internal Reconfiguration Block

The Ti180 FPGAs have built-in hardware that supports an internal reconfiguration feature. The Ti180 can reconfigure itself from a bitstream image stored in flash memory.

# Security Feature

The FPGA security feature includes:

- Intellectual property protection using bitstream encryption with the AES-GCM-256 algorithm
- Anti-tampering support using asymmetric bitstream authentication with the RSA-4096 algorithm



Important: You cannot enable the FPGA security features when using compressed bitstreams.

You can enable encryption, authentication, or both. You enable the security features at the project level.

Figure 44: Security Flow





**Download:** Refer to the Securing Titanium Bitstreams section of the Configuring an FPGA chapter in the **Efinity Software User Guide** for instructions on how to enable these features.

## Bitstream Encryption

Symmetric bitstream encryption uses a 256-bit key and the AES-GCM-256 algorithm. You create the key and then use it to encrypt the bitstream. You also need to store the key into the FPGA's fuses. During configuration, the built-in AES-GCM-256 engine decrypts the encrypted configuration bitstream using the stored key. Without the correct key, the bitstream decryption process cannot recover the original bitstream.

#### Bitstream Authentication

For bitstream authentication, you use a public/private key pair and the RSA-4096 algorithm. You create a public/private key pair and sign the bitstream with the private key. Then, you save a hashed version of the public key into fuses in the FPGA. During configuration, the FPGA validates the signature on the bitstream using the public key.

If the signature is valid, the FPGA knows that the bitstream came from a trusted source and has not been altered by a third party. The FPGA continues configuring normally and goes into user mode. If the signature is invalid, the FPGA stops configuration and does not go into user mode.

The private key remains on your computer and is not shared with anyone. The FPGA only has the public key: the bitstream contains the public key data and a signature, while the fuses contain a hashed public key. You can only sign the bitstream with the private key. An attacker cannot re-sign a tampered bitstream without the private key.

### **Disabling JTAG Access**

FPGA's support JTAG blocking, which disables JTAG access to the FPGA by blowing a fuse. Once the fuse is blown, you cannot perform any JTAG operation except for reading the FPGA IDCODE, reading DEVICE\_STATUS, and enabling BYPASS mode. To fully secure the FPGA, you must blow the JTAG fuse.



**Important:** Once you blow the fuse, however, you cannot use JTAG ever again in that FPGA (except for IDCODE, DEVICE\_STATUS, and BYPASS). So blowing this fuse should be the very last step in your manufacturing process.

# Power-Up Sequence

You must use the following power-up sequence when powering Titanium FPGAs:

Figure 45: Power-Up Sequence



- 1. Power-up supplies in group 1 first.
- 2. When supplies in group 1 are stable, power-up all group 2 power supplies. There is no specific timing delay between these supplies.
- 3. For packages with a MIPI hard block, apply power to group 3 power supplies at least  $t_{\mbox{MIPI POWER}}$  after VCC (group 1) is stable.



**Important:** Ensure the power ramp rate is within VCCIO/10 V/ms to 10 V/ms.

**4.** After all power supplies are stable, hold CRESET\_N low for a duration of t<sub>CRESET\_N</sub> before asserting CRESET\_N from low to high to trigger active SPI programming (the FPGA loads the configuration data from an external flash device).



**Learn more:** Refer to AN 030: Using the Titanium Power Estimator for detailed information on FPGA power estimation.

Table 52: Power-Up Groups by Package Variation

| Package Variation | Power-Up Sequence  |                     |                   |  |  |  |
|-------------------|--------------------|---------------------|-------------------|--|--|--|
|                   | Group 1            | Group 2             | Group 3           |  |  |  |
| Without MIPI      | VCC                | VCCAUX              | -                 |  |  |  |
| Without DDR       | All VCCA           | All VCCIO           |                   |  |  |  |
| With MIPI         | VCC                | VCCAUX              | VCC18A_MIPI0_1_TX |  |  |  |
| Without DDR       | All VCCA           | VQPS <sup>(6)</sup> | VCC18A_MIPI2_3_TX |  |  |  |
|                   |                    | All VCCIO           | VCC18A_MIPI0_1_RX |  |  |  |
|                   |                    |                     | VCC18A_MIPI2_3_RX |  |  |  |
| Without MIPI      | VCC                | VCCAUX              | -                 |  |  |  |
| With DDR          | All VCCA           | VQPS <sup>(6)</sup> |                   |  |  |  |
|                   | VDD_PHY            | All VCCIO           |                   |  |  |  |
|                   | VDDPLL_MCB_TOP_PHY | VDDQ_PHY            |                   |  |  |  |
|                   |                    | VDDQX_PHY           |                   |  |  |  |
|                   |                    | VDDQ_CK_PHY         |                   |  |  |  |
| With MIPI         | VCC                | VCCAUX              | VCC18A_MIPI0_1_TX |  |  |  |
| With DDR          | All VCCA           | VQPS <sup>(6)</sup> | VCC18A_MIPI2_3_TX |  |  |  |
|                   | VDD_PHY            | All VCCIO           | VCC18A_MIPI0_1_RX |  |  |  |
|                   | VDDPLL_MCB_TOP_PHY | VDDQ_PHY            | VCC18A_MIPI2_3_RX |  |  |  |
|                   |                    | VDDQX_PHY           |                   |  |  |  |
|                   |                    | VDDQ_CK_PHY         |                   |  |  |  |



**Note:** Refer to **Configuration Timing** on page 84 for timing information.

Table 53: Connection Requirements for Unused Resources and Features

| Unused Resource/Feature | Pin                                    | Note                                             |
|-------------------------|----------------------------------------|--------------------------------------------------|
| PLL                     | VCCA_xx                                | Connect to VCC.                                  |
| HSIO Bank               | VCCIO_xx                               | Connect to either 1.2 V, 1.5 V, or 1.8 V.        |
| HVIO Bank               | VCCIO33_xx                             | Connect to either 1.8 V, 2.5 V, 3.0 V, or 3.3 V. |
| MIPI                    | VCC18A_MIPI0_1_TX<br>VCC18A_MIPI2_3_TX | Connect to VCC.                                  |
|                         | VCC18A_MIPI0_1_RX<br>VCC18A_MIPI2_3_RX | Connect to VCC.                                  |
| DDR                     | VDD_PHY                                | Leave unconnected.                               |
|                         | VDDPLL_MCB_TOP_PHY                     | Leave unconnected.                               |
|                         | VDDQ_PHY                               | Leave unconnected.                               |
|                         | VDDQX_PHY                              | Leave unconnected.                               |
|                         | VDDQ_CK_PHY                            | Leave unconnected.                               |
| Security (Fuse Blowing) | VQPS                                   | Connect to 1.8 V.                                |

<sup>(6)</sup> Efinix® recommends that you power down the VQPS before VCC is powered down.



**Learn more:** Refer to Titanium Hardware Design Checklist and Guidelines for connection requirements for unused resources.

# **Power Supply Current Transient**

You may observe an inrush current on the dedicated power rail during power-up. You must ensure that the power supplies selected in your board meets the current requirement during power-up and the estimated current during user mode. Use the Power Estimator to calculate the estimated current during user mode.

**Table 54: Minimum Power Supply Current Transient** 

| Power Supply | Minimum Power Supply<br>Current Transient | Unit |
|--------------|-------------------------------------------|------|
| VCC          | 500                                       | mA   |

# Configuration

The Ti180 FPGA contains volatile Configuration RAM (CRAM). The user must configure the CRAM for the desired logic function upon power-up and before the FPGA enters normal operation. The FPGA's control block manages the configuration process and uses a bitstream to program the CRAM. The Efinity® software generates the bitstream, which is design dependent. You can configure the Ti180 FPGA(s) in SPI active, SPI passive, or JTAG mode.

Figure 46: High-Level Configuration Options



In active mode, the FPGA controls the configuration process. The configuration clock can either be provided by an oscillator circuit within the FPGA or an external clock connected to the <code>EXT\_CONFIG\_CLK</code> pin. The bitstream is typically stored in an external serial flash device, which provides the bitstream when the FPGA requests it.

The control block sends out the instruction and address to read the configuration data. First, it issues a release from power-down instruction to wake up the external SPI flash. Then, it waits for at least 30  $\mu$ s before issuing a fast read command to read the content of SPI flash from address 24h'000000 for 3-byte addressing mode or 32'h000000000 for 4-byte addressing mode.

In passive mode, the FPGA is the slave and relies on an external master to provide the control, bitstream, and clock for configuration. Typically the master is a microcontroller or another FPGA in active mode. The controller must wait for at least 32  $\mu$ s after CRESET is deasserted before it can send the bitstream.

In JTAG mode, you configure the FPGA via the JTAG interface.

# **Supported Configuration Modes**

Table 55: Ti180 Configuration Modes by Package

| Configuration Mode | Width | All Packages                           |
|--------------------|-------|----------------------------------------|
| Active             | X1    | <b>✓</b>                               |
|                    | X2    | <b>✓</b>                               |
|                    | X4    | <b>✓</b>                               |
|                    | X8    | ✓ ———————————————————————————————————— |
| Passive            | X1    | <b>✓</b>                               |
|                    | X2    | <b>✓</b>                               |
|                    | X4    | <b>✓</b>                               |
|                    | X8    | <b>✓</b>                               |
|                    | X16   | <b>~</b> (7)                           |
|                    | X32   | <b>√</b> (7)                           |
| JTAG               | X1    | <b>✓</b>                               |



Learn more: Refer to AN 033: Configuring Titanium FPGAs for more information.

<sup>(7)</sup> Not supported when security mode is enabled.

# Characteristics and Timing

# DC and Switching Characteristics



**Important:** All specifications are preliminary and pending hardware characterization.

#### **Table 56: Absolute Maximum Ratings**

Conditions beyond those listed may cause permanent damage to the device. Device operation at the absolute maximum ratings for extended periods of time has adverse effects on the device.

| Symbol                                 | Description                                                                                                          | Min  | Max  | Units |
|----------------------------------------|----------------------------------------------------------------------------------------------------------------------|------|------|-------|
| VCC                                    | Core power supply                                                                                                    | -0.5 | 1.05 | V     |
| VCCA                                   | PLL analog power supply                                                                                              | -0.5 | 1.05 | V     |
| VCCAUX                                 | 1.8 V auxiliary power supply                                                                                         | -0.5 | 1.98 | V     |
| VCCIO                                  | HSIO bank power supply                                                                                               | -0.5 | 1.98 | V     |
| VCCIO33                                | HVIO bank power supply                                                                                               | -0.5 | 3.6  | V     |
| VCC18A_MIPI0_1_TX<br>VCC18A_MIPI2_3_TX | 1.8 V TX analog power supply for MIPI                                                                                | -0.5 | 1.98 | V     |
| VCC18A_MIPI0_1_RX<br>VCC18A_MIPI2_3_RX | 1.8 V RX analog power supply for MIPI                                                                                | -0.5 | 1.98 | V     |
| I <sub>IN</sub>                        | Maximum current allowed through any I/O pin when the devices is not turned on or during power-up/down <sup>(9)</sup> | -    | 10   | mA    |
| V <sub>IN</sub>                        | HVIO input voltage                                                                                                   | -0.5 | 3.63 | V     |
|                                        | HSIO input voltage                                                                                                   | -0.5 | 1.98 | V     |
| TJ                                     | Operating junction temperature                                                                                       | -40  | 125  | °C    |
| T <sub>STG</sub>                       | Storage temperature, ambient                                                                                         | -55  | 150  | °C    |

<sup>(8)</sup> Supply voltage specification applied to the voltage taken at the device pins with respect to ground, not at the power supply.

(9) Should not exceed a total of 100 mA per bank

Table 57: Recommended Operating Conditions (C3, C4, I3, I4 Speed Grades)<sup>(8)</sup>

| Symbol                                 | Description                                  | Min                                  | Тур  | Max   | Units |  |
|----------------------------------------|----------------------------------------------|--------------------------------------|------|-------|-------|--|
| VCC                                    | Core power supply                            | 0.92                                 | 0.95 | 0.98  | V     |  |
| VCCA                                   | PLL analog power supply                      | 0.92                                 | 0.95 | 0.98  | V     |  |
| VCCAUX                                 | 1.8 V auxiliary power supply                 | 1.75                                 | 1.8  | 1.85  | V     |  |
| VQPS                                   | 1.8 V security fuse supply                   | V security fuse supply 1.71 1.8 1.89 |      |       |       |  |
| VCCIO                                  | 1.2 V HSIO bank power supply                 | 1.14                                 | 1.2  | 1.26  | V     |  |
|                                        | 1.5 V HSIO bank power supply                 | 1.425                                | 1.5  | 1.575 | V     |  |
|                                        | 1.8 V HSIO bank power supply                 | 1.71                                 | 1.8  | 1.89  | V     |  |
| VCCIO33                                | 1.8 V HVIO bank power supply                 | 1.71                                 | 1.8  | 1.89  | V     |  |
|                                        | 2.5 V HVIO bank power supply                 | 2.375                                | 2.5  | 2.625 | V     |  |
|                                        | 3.0 V HVIO bank power supply                 | 2.85                                 | 3.0  | 3.15  | V     |  |
|                                        | 3.3 V HVIO bank power supply                 | 3.135                                | 3.3  | 3.465 | V     |  |
| VCC18A_MIPI0_1_TX<br>VCC18A_MIPI2_3_TX | 1.8 V analog power supply for MIPI           | 1.71                                 | 1.8  | 1.89  | V     |  |
| VCC18A_MIPI0_1_RX<br>VCC18A_MIPI2_3_RX | 1.8 V analog power supply for MIPI           | 1.71                                 | 1.8  | 1.89  | V     |  |
| VDD_PHY                                | LPDDR4 and LPDDR4x digital power supply      | 0.82                                 | 0.85 | 0.88  | V     |  |
| VDDPLL_MCB_TOP_PHY                     | LPDDR4 and LPDDR4x PLL power supply          | 0.82                                 | 0.85 | 0.88  | V     |  |
| VDDQ_PHY                               | LPDDR4 I/O power supply                      | 1.06                                 | 1.1  | 1.17  | V     |  |
|                                        | LPDDR4x I/O power supply                     | 0.57                                 | 0.6  | 0.65  | V     |  |
| VDDQX_PHY                              | LPDDR4 I/O pre-driver power supply           | 1.06                                 | 1.1  | 1.17  | V     |  |
|                                        | LPDDR4x I/O pre-driver power supply          | 1.06                                 | 1.1  | 1.17  | V     |  |
| VDDQ_CK_PHY                            | LPDDR4 I/O power supply for clock            | 1.06                                 | 1.1  | 1.17  | V     |  |
|                                        | LPDDR4x I/O power supply for clock           | 0.57                                 | 0.6  | 0.65  | V     |  |
| T <sub>JCOM</sub>                      | Operating junction temperature, 0 commercial |                                      | -    | 85    | °C    |  |
| T <sub>JIND</sub>                      | Operating junction temperature, industrial   | -40                                  | -    | 100   | °C    |  |

Table 58: Recommended Operating Conditions (C3L, I3L, C4L, I4L Speed Grades)<sup>(8)</sup>

| Symbol                                 | Description                                | Min   | Тур  | Max   | Units |
|----------------------------------------|--------------------------------------------|-------|------|-------|-------|
| VCC                                    | Core power supply                          | 0.82  | 0.85 | 0.88  | V     |
| VCCA                                   | PLL analog power supply                    | 0.82  | 0.85 | 0.88  | V     |
| VCCAUX                                 | 1.8 V auxiliary power supply               | 1.75  | 1.8  | 1.85  | V     |
| VQPS                                   | 1.8 V security fuse supply                 | 1.71  | 1.8  | 1.89  | V     |
| VCCIO                                  | 1.2 V HSIO bank power supply               | 1.14  | 1.2  | 1.26  | V     |
|                                        | 1.5 V HSIO bank power supply               | 1.425 | 1.5  | 1.575 | V     |
|                                        | 1.8 V HSIO bank power supply               | 1.71  | 1.8  | 1.89  | V     |
| VCCIO33                                | 1.8 V HVIO bank power supply               | 1.71  | 1.8  | 1.89  | V     |
|                                        | 2.5 V HVIO bank power supply               | 2.375 | 2.5  | 2.625 | V     |
|                                        | 3.0 V HVIO bank power supply               | 2.85  | 3.0  | 3.15  | V     |
|                                        | 3.3 V HVIO bank power supply               | 3.135 | 3.3  | 3.465 | V     |
| VCC18A_MIPI0_1_TX<br>VCC18A_MIPI2_3_TX | 1.8 V analog power supply for MIPI         | 1.71  | 1.8  | 1.89  | V     |
| VCC18A_MIPI0_1_RX<br>VCC18A_MIPI2_3_RX | 1.8 V analog power supply for MIPI         | 1.71  | 1.8  | 1.89  | V     |
| VDD_PHY                                | LPDDR4 and LPDDR4x digital power supply    | 0.82  | 0.85 | 0.88  | V     |
| VDDPLL_MCB_TOP_PHY                     | LPDDR4 and LPDDR4x PLL power supply        | 0.82  | 0.85 | 0.88  | V     |
| VDDQ_PHY                               | LPDDR4 I/O power supply                    | 1.06  | 1.1  | 1.17  | V     |
|                                        | LPDDR4x I/O power supply                   | 0.57  | 0.6  | 0.65  | V     |
| VDDQX_PHY                              | LPDDR4 I/O pre-driver power supply         | 1.06  | 1.1  | 1.17  | V     |
|                                        | LPDDR4x I/O pre-driver power supply        | 1.06  | 1.1  | 1.17  | V     |
| VDDQ_CK_PHY                            | LPDDR4 I/O power supply for clock          | 1.06  | 1.1  | 1.17  | V     |
|                                        | LPDDR4x I/O power supply for clock         | 0.57  | 0.6  | 0.65  | V     |
| $T_{JCOM}$                             | Operating junction temperature, commercial | 0     | -    | 85    | °C    |
| T <sub>JIND</sub>                      | Operating junction temperature, industrial | -40   | -    | 100   | °C    |

Table 59: Power Supply Ramp Rates

| Symbol            | Description                              | Min      | Max | Units |
|-------------------|------------------------------------------|----------|-----|-------|
| t <sub>RAMP</sub> | Power supply ramp rate for all supplies. | VCCIO/10 | 10  | V/ms  |

**Table 60: HVIO DC Electrical Characteristics** 

| I/O Standard | V <sub>IL</sub> | (V)  | V <sub>IH</sub> (V) |       | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) |
|--------------|-----------------|------|---------------------|-------|---------------------|---------------------|
|              | Min             | Max  | Min                 | Max   | Max                 | Min                 |
| 3.3 V LVCMOS | -0.3            | 0.8  | 2.1                 | 3.465 | 0.2                 | VCCIO33 - 0.2       |
| 3.0 V LVCMOS | -0.3            | 0.8  | 2.1                 | 3.15  | 0.2                 | VCCIO33 - 0.2       |
| 3.3 V LVTTL  | -0.3            | 0.8  | 2.1                 | 3.465 | 0.4                 | 2.4                 |
| 3.0 V LVTTL  | -0.3            | 0.8  | 2.1                 | 3.15  | 0.4                 | 2.4                 |
| 2.5 V LVCMOS | -0.3            | 0.45 | 1.7                 | 2.625 | 0.4                 | 2.0                 |
| 1.8 V LVCMOS | -0.3            | 0.58 | 1.27                | 1.89  | 0.45                | VCCIO33 - 0.45      |

**Table 61: HVIO DC Electrical Characteristics** 

| Voltage (V) | Typical Hysteresis (mV) | Input Leakage<br>Current (µA) | Tristate Output<br>Leakage Current (µA) |
|-------------|-------------------------|-------------------------------|-----------------------------------------|
| 3.3         | 250                     | ±10                           | ±10                                     |
| 2.5         | 250                     | ±10                           | ±10                                     |
| 1.8         | 200                     | ±10                           | ±10                                     |

Table 62: Single-Ended I/O and Dedicated Configuration Pins Schmitt Trigger Buffer Characteristic

| Voltage (V) | VT+ (V) Schmitt<br>Trigger Low-to-<br>High Threshold | VT- (V) Schmitt<br>Trigger High-to-<br>Low Threshold | Input Leakage<br>Current (µA) | Tri-State Output<br>Leakage<br>Current (µA) |
|-------------|------------------------------------------------------|------------------------------------------------------|-------------------------------|---------------------------------------------|
| 3.3         | 1.73                                                 | 1.32                                                 | ±10                           | ±10                                         |
| 2.5         | 1.37                                                 | 1.01                                                 | ±10                           | ±10                                         |
| 1.8         | 1.05                                                 | 0.71                                                 | ±10                           | ±10                                         |

Table 63: HSIO Pins Configured as Single-Ended I/O DC Electrical Characteristics

| I/O Standard | V <sub>IL</sub> | (V)          | (V) V <sub>IH</sub> |             | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) |
|--------------|-----------------|--------------|---------------------|-------------|---------------------|---------------------|
|              | Min             | Max          | Min                 | Max         | Max                 | Min                 |
| 1.8 V LVCMOS | -0.3            | 0.58         | 1.27                | 1.89        | 0.45                | VCCIO - 0.45        |
| 1.5 V LVCMOS | -0.3            | 0.35 * VCCIO | 0.65 * VCCIO        | 1.575       | 0.25 * VCCIO        | 0.75 * VCCIO        |
| 1.2 V LVCMOS | -0.3            | 0.35 * VCCIO | 0.65 * VCCIO        | 1.26        | 0.25 * VCCIO        | 0.75 * VCCIO        |
| 1.8 V HSTL   | -               | VREF - 0.1   | VREF + 0.1          | -           | 0.4                 | VCCIO - 0.4         |
| 1.5 V HSTL   | -               | VREF - 0.1   | VREF + 0.1          | -           | 0.4                 | VCCIO - 0.4         |
| 1.2 V HSTL   | -0.15           | VREF - 0.08  | VREF + 0.08         | VREF + 0.15 | 0.25 * VCCIO        | 0.75 * VCCIO        |
| 1.8 V SSTL   | -0.3            | VREF - 0.125 | VREF + 0.125        | VCCIO + 0.3 | VTT - 0.603         | VTT + 0.603         |
| 1.5 V SSTL   | -               | VREF - 0.1   | VREF + 0.1          | -           | 0.2 * VCCIO         | 0.8 * VCCIO         |
| 1.2 V SSTL   | -               | VREF - 0.1   | VREF + 0.1          | -           | 0.2 * VCCIO         | 0.8 * VCCIO         |

Table 64: HSIO Pins Configured as Single-Ended I/O DC Electrical Characteristics

| I/O Standard | VREF (V)     |             |              | Vtt (V)      |             |              |
|--------------|--------------|-------------|--------------|--------------|-------------|--------------|
|              | Min          | Тур         | Max          | Min          | Тур         | Max          |
| 1.8 V HSTL   | 0.85         | 0.9         | 0.95         | -            | 0.5 * VCCIO | -            |
| 1.5 V HSTL   | 0.68         | 0.75        | 0.9          | -            | 0.5 * VCCIO | -            |
| 1.2 V HSTL   | 0.47 * VCCIO | 0.5 * VCCIO | 0.53 * VCCIO | -            | 0.5 * VCCIO | -            |
| 1.8 V SSTL   | 0.8333       | 0.9         | 0.969        | VREF - 0.04  | VREF        | VREF + 0.04  |
| 1.5 V SSTL   | 0.49 * VCCIO | 0.5 * VCCIO | 0.51 * VCCIO | 0.49 * VCCIO | 0.5 * VCCIO | 0.51 * VCCIO |
| 1.2 V SSTL   | 0.49 * VCCIO | 0.5 * VCCIO | 0.51 * VCCIO | 0.49 * VCCIO | 0.5 * VCCIO | 0.51 * VCCIO |

Table 65: HSIO Pins Configured as Differential SSTL I/O Electrical Characteristics

| I/O        | V <sub>SWING (DC)</sub> (V) |             | V <sub>X(AC)</sub> (V) |          |                    | V <sub>SWING (AC)</sub> (V) |             |
|------------|-----------------------------|-------------|------------------------|----------|--------------------|-----------------------------|-------------|
| Standard   | Min                         | Max         | Max                    | Тур      | Max                | Min                         | Max         |
| 1.8 V SSTL | 0.25                        | VCCIO + 0.6 | VCCIO/2<br>- 0.175     | -        | VCCIO/2<br>+ 0.175 | 0.5                         | VCCIO + 0.6 |
| 1.5 V SSTL | 0.2                         | -           | VCCIO/2<br>- 0.15      | -        | VCCIO/2<br>+ 0.15  | 0.35                        | -           |
| 1.2 V SSTL | 0.18                        | -           | VREF- 0.15             | VCCIO /2 | VREF + 0.15        | -0.3                        | 0.3         |

Table 66: HSIO Pins Configured as Differential HSTL I/O Electrical Characteristics

| I/O Standard | V <sub>DIF (I</sub> | <sub>DC)</sub> (V) | V <sub>X (AC)</sub> (V) |                |      | V <sub>CM (DC)</sub> (V) |                |                | V <sub>DIF (AC)</sub> (V) |                 |
|--------------|---------------------|--------------------|-------------------------|----------------|------|--------------------------|----------------|----------------|---------------------------|-----------------|
|              | Min                 | Max                | Min                     | Тур            | Max  | Min                      | Тур            | Max            | Min                       | Max             |
| 1.8 V HSTL   | 0.2                 | -                  | 0.78                    | -              | 1.12 | 0.78                     | -              | 1.12           | 0.4                       | -               |
| 1.5 V HSTL   | 0.2                 | -                  | 0.68                    | -              | 0.9  | 0.68                     | -              | 0.9            | 0.4                       | -               |
| 1.2 V HSTL   | 0.16                | VCCIO<br>+ 0.3     | -                       | 0.5 *<br>VCCIO | -    | 0.4 *<br>VCCIO           | 0.5 *<br>VCCIO | 0.6 *<br>VCCIO | 0.3                       | VCCIO<br>+ 0.48 |

Table 67: HSIO Pins Configured as Single-Ended I/O DC Electrical Characteristics

| Voltage (V) | Typical Hysteresis (mV) | Input Leakage<br>Current (μA) | Tristate Output<br>Leakage Current (µA) |
|-------------|-------------------------|-------------------------------|-----------------------------------------|
| 1.8         | 200                     | ±10                           | ±10                                     |
| 1.5         | 160                     | ±10                           | ±10                                     |
| 1.2         | 140                     | ±10                           | ±10                                     |

Table 68: Maximum Toggle Rate

| I/O  | I/O Standard                                              | Speed Grade   | Serialization Mode | Max Toggle Rate<br>(Mbps) <sup>(10)(11)</sup> |
|------|-----------------------------------------------------------|---------------|--------------------|-----------------------------------------------|
| HVIO | 3.0 V / 3.3 V LVTTL, 3.0 V / 3.3 V LVCMOS                 | All           | -                  | 200                                           |
| HVIO | 2.5 V LVCMOS                                              | All           | -                  | 100                                           |
| HVIO | 1.8 V LVCMOS                                              | All           | -                  | 400                                           |
| HSIO | 1.8 V / 1.5 V / 1.2 V LVCMOS                              | All           | -                  | 400                                           |
| HSIO | 1.8 V / 1.5 V / 1.2 V SSTL, 1.8 V /<br>1.5 V / 1.2 V HSTL | All           | -                  | 800                                           |
| HSIO | LVDS                                                      | 13, C4, I4    | Full-rate          | 1,000                                         |
|      |                                                           |               | Half-rate          | 1,500                                         |
|      |                                                           | C3            | Full-rate          | 1,000                                         |
|      |                                                           |               | Half-rate          | 1,300                                         |
|      |                                                           | 13L, C4L, 14L | Full-rate          | 800                                           |
|      |                                                           |               | Half-rate          | 1,250                                         |
|      |                                                           | C3L           | Full-rate          | 800                                           |
|      |                                                           |               | Half-rate          | 1,100                                         |
| HSIO | Sub-LVDS                                                  | C3,C4, I3, I4 | Full-rate          | 1,000                                         |
|      |                                                           |               | Half-rate          | 1,250                                         |
|      |                                                           | C3L, C4L,     | Full-rate          | 800                                           |
|      |                                                           | 13L, 14L      | Half-rate          | 1,250                                         |
| HSIO | MIPI lane                                                 | 13, C4, 14    | -                  | 1,500                                         |
|      |                                                           | C3            | -                  | 1,300                                         |
|      |                                                           | 13L, C4L, 14L | -                  | 1,250                                         |
|      |                                                           | C3L           | -                  | 1,100                                         |

Table 69: HVIO Internal Weak Pull-Up and Pull-Down Resistance

| I/O Standard       | Internal Pull-Up |     | Internal Pull-Down |     |     | Units |    |
|--------------------|------------------|-----|--------------------|-----|-----|-------|----|
|                    | Min              | Тур | Max                | Min | Тур | Max   | ]  |
| 3.3 V LVTTL/LVCMOS | 25               | 42  | 67                 | 24  | 29  | 33    | kΩ |
| 3.0 V LVTTL/LVCMOS | 25               | 42  | 67                 | 24  | 29  | 33    | kΩ |
| 2.5 V LVCMOS       | 25               | 42  | 67                 | 24  | 29  | 33    | kΩ |
| 1.8 V LVCMOS       | 25               | 35  | 45                 | 24  | 29  | 33    | kΩ |

The maximum toggle rate is dependent on the drive strength and external load conditions. Perform IBIS simulation to

determine the optimal drive strength setting to achieve the targeted toggle rate.

(11) All I/O standards are characterized with 5 pF load, except for LVTTL and LVCMOS standards which are characterized with 15 pF load.

#### Table 70: HSIO Internal Weak Pull-Up and Pull-Down Resistance

CDONE and CRESET\_N also have an internal weak pull-up with these values.

| I/O Standard           | Internal Pull-Up Internal Pull-Down |     | Units |     |     |     |    |
|------------------------|-------------------------------------|-----|-------|-----|-----|-----|----|
|                        | Min                                 | Тур | Max   | Min | Тур | Max |    |
| 1.8 V LVCMOS/HSTL/SSTL | 18                                  | 27  | 47    | 18  | 27  | 47  | kΩ |
| 1.5 V LVCMOS/HSTL/SSTL | 22                                  | 38  | 65    | 22  | 38  | 65  | kΩ |
| 1.2 V LVCMOS/HSTL/SSTL | 40                                  | 66  | 135   | 40  | 66  | 135 | kΩ |

### Table 71: Single-Ended I/O Programmable Delay Chain Step Size

| Delay Type | Speed Grade        | Delay per Step |     |     | Units |
|------------|--------------------|----------------|-----|-----|-------|
|            |                    | Min            | Тур | Max |       |
| Static     | C3, C4, I3, I4     | 35             | 55  | 75  | ps    |
|            | C3L, C4L, I3L, I4L | 50             | 68  | 89  | ps    |
| Dynamic    | C3, C4, I3, I4     | 12             | 18  | 24  | ps    |
|            | C3L, C4L, I3L, I4L | 15             | 22  | 28  | ps    |

### Table 72: Differential I/O Programmable Delay Chain Step Size

| Delay Type         | Speed Grade        |     | Delay per Step |     |    |  |
|--------------------|--------------------|-----|----------------|-----|----|--|
|                    |                    | Min | Тур            | Max |    |  |
| Static and Dynamic | C3, C4, I3, I4     | 12  | 18             | 24  | ps |  |
|                    | C3L, C4L, I3L, I4L | 15  | 22             | 28  | ps |  |

#### Table 73: Block RAM Characteristics

| Symbol           | Description                  | Speed                             | Grade | Units |
|------------------|------------------------------|-----------------------------------|-------|-------|
|                  |                              | C3, C4, I3, I4 C3L, C4L, I3L, I4L |       |       |
| f <sub>MAX</sub> | Block RAM maximum frequency. | 1,000                             | 800   | MHz   |

#### **Table 74: DSP Block Characteristics**

| Symbol           | Description                  | Speed          | Grade                             | Units |
|------------------|------------------------------|----------------|-----------------------------------|-------|
|                  |                              | C3, C4, I3, I4 | C3, C4, I3, I4 C3L, C4L, I3L, I4L |       |
| f <sub>MAX</sub> | DSP block maximum frequency. | 1,000          | 800                               | MHz   |

#### Table 75: Global Clock Buffer Block Characteristics

| Symbol           | Description                                  | Speed Grade    |                    | Units |
|------------------|----------------------------------------------|----------------|--------------------|-------|
|                  |                                              | C3, C4, I3, I4 | C3L, C4L, I3L, I4L |       |
| f <sub>MAX</sub> | Global clock buffer block maximum frequency. | 1,000          | 800                | MHz   |

#### Table 76: MIPI D-PHY Performance

| Description                         | Speed          | Units |      |
|-------------------------------------|----------------|-------|------|
|                                     | C3, C4, I3, I4 |       |      |
| MIPI D-PHY block maximum data rate. | 2,500          | 2,000 | Mbps |

#### Table 77: DDR DRAM Interface Performance

| Description              | Packages         | FPGA Spe         | FPGA Speed Grade |      |
|--------------------------|------------------|------------------|------------------|------|
|                          |                  | C4, I4, C4L, I4L | C3, I3, C3L, I3L |      |
| LPDDR4/4x DRAM interface | M361, M484, F529 | 2.6              | 2.0              | Gbps |
| maximum data rate.       | J361, J484       | 3.0              | 2.5              | Gbps |
|                          | G529             | 3.3              | 2.8              | Gbps |

#### **Table 78: DPA Performance**

| Description            | Speed          | Grade | Units |
|------------------------|----------------|-------|-------|
|                        | C3, C4, I3, I4 |       |       |
| DPA maximum data rate. | 1,000          | 800   | Mbps  |

# **HSIO** Electrical and Timing Specifications

The HSIO pins comply with the LVDS EIA/TIA-644 electrical specifications.



**Important:** All specifications are preliminary and pending hardware characterization.

### HSIO as LVDS, Sub-LVDS, Bus-LVDS, RSDS, Mini LVDS, and SLVS

Table 79: HSIO Electrical Specifications when Configured as LVDS

| Parameter         | Description                                      | Test Conditions | Min   | Тур | Max   | Unit |
|-------------------|--------------------------------------------------|-----------------|-------|-----|-------|------|
| LVDS TX           |                                                  |                 | *     | •   |       |      |
| V <sub>CCIO</sub> | LVDS transmitter voltage supply                  | -               | 1.71  | 1.8 | 1.89  | V    |
| V <sub>OD</sub>   | Output differential voltage                      | RL = 100 Ω      | 200   | 350 | 450   | mV   |
| ΔV <sub>OD</sub>  | Change in V <sub>OD</sub>                        | -               | -     | -   | 50    | mV   |
| V <sub>OCM</sub>  | Output common mode voltage                       | -               | 1.125 | 1.2 | 1.375 | V    |
| ΔV <sub>OCM</sub> | Change in V <sub>OCM</sub>                       | -               | -     | -   | 50    | mV   |
| LVDS RX           |                                                  |                 |       |     |       |      |
| V <sub>ID</sub>   | Input differential voltage                       | -               | 100   | -   | 600   | mV   |
| V <sub>ICM</sub>  | Input common mode voltage<br>(fmax <= 1000 Mbps) | -               | 100   | -   | 1,600 | mV   |
|                   | Input common mode voltage<br>(fmax > 1000 Mbps)  | -               | 700   | -   | 1,400 | mV   |
| Vi                | Input voltage valid range                        | -               | 0     | -   | 1.89  | V    |

#### Table 80: HSIO Timing Specifications when Configured as LVDS

| Parameter              | Description                                   | Min | Тур | Max | Unit |
|------------------------|-----------------------------------------------|-----|-----|-----|------|
| t <sub>LVDS_CPA</sub>  | LVDS TX reference clock output phase accuracy | -5  | -   | +5  | %    |
| t <sub>LVDS_skew</sub> | LVDS TX lane-to-lane skew                     | -   | 200 | -   | ps   |

Table 81: HSIO Electrical Specifications when Configured as Sub-LVDS

| Parameter         | Description                         | Test<br>Conditions | Min  | Тур | Max  | Unit |
|-------------------|-------------------------------------|--------------------|------|-----|------|------|
| Sub-LVDS 1        | ΓX                                  |                    |      |     |      |      |
| VCCIO             | Sub-LVDS transmitter voltage supply | -                  | 1.71 | 1.8 | 1.89 | V    |
| V <sub>OD</sub>   | Output differential voltage         | RL = 100 Ω         | 100  | 150 | 200  | mV   |
| ΔV <sub>OD</sub>  | Change in V <sub>OD</sub>           | -                  | -    | -   | 50   | mV   |
| V <sub>OCM</sub>  | Output common mode voltage          | -                  | 0.8  | 0.9 | 1.0  | V    |
| ΔV <sub>OCM</sub> | Change in V <sub>OCM</sub>          | -                  | -    | -   | 50   | mV   |
| Sub-LVDS I        | ex .                                |                    |      |     |      | ,    |
| V <sub>ID</sub>   | Input differential voltage          | -                  | 100  | -   | 600  | mV   |
| V <sub>ICM</sub>  | Input common mode voltage           | -                  | 100  | -   | 1600 | mV   |
| Vi                | Input voltage valid range           | -                  | 0    | -   | 1.89 | V    |

Table 82: HSIO Electrical Specifications when Configured as Bus-LVDS

| Parameter        | Description                                | Test<br>Conditions | Min   | Тур | Max   | Unit |
|------------------|--------------------------------------------|--------------------|-------|-----|-------|------|
| Bus-LVDS 1       | x                                          |                    |       |     | •     | ·    |
| VCCIO            | Voltage supply for LVDS transmitter        | -                  | 1.71  | 1.8 | 1.89  | V    |
| V <sub>OD</sub>  | Differential output voltage                | RL = 27 Ω          | 200   | 250 | 300   | mV   |
| $\Delta V_{OD}$  | Static difference of VOD (between 0 and 1) | -                  | -     | -   | 50    | mV   |
| V <sub>OC</sub>  | Output common mode voltage                 | -                  | 1.125 | 1.2 | 1.375 | V    |
| ΔV <sub>OC</sub> | Output common mode voltage offset          | -                  | -     | -   | 50    | mV   |
| Bus-LVDS F       | RX                                         |                    |       |     |       |      |
| V <sub>ID</sub>  | Differential input voltage                 | -                  | 100   | -   | 600   | mV   |
| V <sub>IC</sub>  | Differential input common mode             | -                  | 100   | -   | 1600  | mV   |
| Vi               | Valid input voltage range                  | -                  | 0     | -   | 1.89  | V    |

Table 83: HSIO Electrical Specifications when Configured as RSDS, Mini LVDS and SLVS

| IO standard | V <sub>ID</sub> ( | (mV) | mV) V <sub>ICM</sub> (mV) |      | V <sub>OD</sub> (mV) |     | ,   | V <sub>OCM</sub> (mV | )    |      |
|-------------|-------------------|------|---------------------------|------|----------------------|-----|-----|----------------------|------|------|
|             | Min               | Max  | Min                       | Max  | Min                  | Тур | Max | Min                  | Тур  | Max  |
| RSDS        | 100               | -    | 300                       | 1400 | 100                  | 200 | 600 | 500                  | 1200 | 1400 |
| Mini LVDS   | 200               | 600  | 400                       | 1325 | 250                  | -   | 600 | 1000                 | 1200 | 1400 |
| SLVS        | 100               | 400  | 100                       | 300  | 150                  | 200 | 250 | 140                  | 200  | 270  |

### HSIO as High-Speed and Low-Power MIPI Lane

The MIPI transmitter and receiver lanes are compliant to the MIPI Alliance Specification for D-PHY Revision 1.1.

Table 84: HSIO DC Specifications when Configured as High-Speed MIPI TX Lane

| Parameter          | Description                                                                   | Min  | Тур | Max  | Unit |
|--------------------|-------------------------------------------------------------------------------|------|-----|------|------|
| VCCIO              | High-speed transmitter voltage supply                                         | 1.14 | 1.2 | 1.26 | V    |
| V <sub>CMTX</sub>  | High-speed transmit static common-<br>mode voltage                            | 150  | 200 | 250  | mV   |
| ΔV <sub>CMTX</sub> | V <sub>CMTX</sub> mismatch when output is<br>Differential-1 or Differential-0 | -    | -   | 5    | mV   |
| V <sub>OD</sub>    | High-speed transmit differential voltage                                      | 140  | 200 | 270  | mV   |
| $ \Delta V_{OD} $  | V <sub>OD</sub> mismatch when output is<br>Differential-1 or Differential-0   | -    | -   | 14   | mV   |
| V <sub>OHHS</sub>  | High-speed output high voltage                                                | -    | -   | 360  | mV   |
| V <sub>CMRX</sub>  | Common mode voltage for high-<br>speed receive mode                           | 70   | -   | 330  | mV   |

Table 85: HSIO DC Specifications when Configured as Low-Power MIPI TX Lane

| Parameter        | Description                               | Min | Тур | Max | Unit |
|------------------|-------------------------------------------|-----|-----|-----|------|
| V <sub>OH</sub>  | Thevenin output high level                | 1.1 | 1.2 | 1.3 | V    |
| V <sub>OL</sub>  | Thevenin output low level                 | -50 | -   | 50  | mV   |
| Z <sub>OLP</sub> | Output impedance of low-power transmitter | 110 | -   | -   | Ω    |

Table 86: HSIO DC Specifications when Configured as High-Speed MIPI RX Lane

| Parameter             | Description                                  | Min | Тур | Max | Unit |
|-----------------------|----------------------------------------------|-----|-----|-----|------|
| V <sub>CMRX(DC)</sub> | Common mode voltage high-speed receiver mode | 70  | -   | 330 | mV   |
| V <sub>IDTH</sub>     | Differential input high threshold            | -   | -   | 70  | mV   |
| V <sub>IDTL</sub>     | Differential input low threshold             | -70 | -   | -   | mV   |
| V <sub>IHHS</sub>     | Single-ended input high voltage              |     | -   | 460 | mV   |
| V <sub>ILHS</sub>     | Single-ended input low voltage               | -40 | -   | -   | mV   |

Table 87: HSIO DC Specifications when Configured as Low-Power MIPI RX Lane

| Parameter            | Description                             | Min | Тур | Max | Unit |
|----------------------|-----------------------------------------|-----|-----|-----|------|
| V <sub>IH</sub>      | Logic 1 input voltage                   | 880 | -   | -   | mV   |
| V <sub>IL</sub>      | Logic 0 input voltage, not in ULP state | -   | -   | 550 | mV   |
| V <sub>IL-ULPS</sub> | Logic 0 input voltage, ULPS state       | -   | -   | 300 | mV   |
| V <sub>HYST</sub>    | Input hysteresis                        | 25  | -   | -   | mV   |

# MIPI Electrical Specifications and Timing



**Important:** All specifications are preliminary and pending hardware characterization.

The MIPI D-PHY transmitter and receiver are compliant to the MIPI Alliance Specification for D-PHY Revision 1.2.

Table 88: High-Speed MIPI D-PHY Transmitter (TX) DC Specifications

| Parameter                | Description                                                                   | Min | Тур | Max | Unit |
|--------------------------|-------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>CMTX</sub>        | High-speed transmit static common-mode voltage                                | 150 | 200 | 250 | mV   |
| Δ V <sub>CMTX(1,0)</sub> | V <sub>CMTX</sub> mismatch when output is Differential-1 or<br>Differential-0 | -   | -   | 5   | mV   |
| V <sub>OD</sub>          | High-speed transmit differential voltage                                      | 140 | 200 | 270 | mV   |
| Δ V <sub>OD</sub>        | VOD mismatch when output is Differential-1 or Differential-0                  | -   | -   | 14  | mV   |
| V <sub>OHHS</sub>        | High-speed output high voltage                                                | -   | -   | 360 | mV   |
| Z <sub>OS</sub>          | Single ended output impedance                                                 | 40  | 50  | 60  | Ω    |
| ΔZ <sub>OS</sub>         | Single ended output impedance mismatch                                        | -   | -   | 20  | %    |

Table 89: High-Speed MIPI D-PHY Transmitter (TX) AC Specifications

| Parameter                         | Description                                   | Min | Тур | Max  | Unit               |
|-----------------------------------|-----------------------------------------------|-----|-----|------|--------------------|
| $\Delta V_{CMTX(HF)}$             | Common-level variations above 450 MHz         | -   | -   | 15   | mV <sub>RMS</sub>  |
| $\Delta V_{CMTX(LF)}$             | Common-level variations between 50 to 450 MHz | -   | -   | 25   | mV <sub>PEAK</sub> |
| t <sub>R</sub> and t <sub>F</sub> | Rise and fall time < 1.0Gbps                  | -   | -   | 0.3  | UI                 |
|                                   | Rise and fall time > 1.0Gbps                  | -   | -   | 0.35 | UI                 |
|                                   | Rise and fall time > 1.5Gbps                  | -   | -   | 0.4  | UI                 |

Table 90: Low-Power MIPI D-PHY Transmitter (TX) DC Specifications

| Parameter        | Description                               | Min  | Тур | Max | Unit |
|------------------|-------------------------------------------|------|-----|-----|------|
| V <sub>OH</sub>  | Thevenin output high level                | 0.95 | 1.2 | 1.3 | V    |
| V <sub>OL</sub>  | Thevenin output low level                 | -50  | -   | 50  | mV   |
| Z <sub>OLP</sub> | Output impedance of low-power transmitter | 110  | -   | -   | Ω    |

Table 91: Low-Power MIPI D-PHY Transmitter (TX) AC Specifications

| Parameter                          | Description                                                                                       | Min | Тур | Max | Unit  |
|------------------------------------|---------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| T <sub>RLP</sub> /T <sub>FLP</sub> | 15%-85% rise time and fall time                                                                   | -   | -   | 25  | ns    |
| T <sub>REOT</sub>                  | 30%-85% rise time and fall time                                                                   | -   | -   | 35  | ns    |
| T <sub>LP-PULSE-TX</sub>           | Pulse width of first LP exclusive-OR clock pulse after Stop state or last pulse before Stop state | 40  | -   | -   | ns    |
|                                    | Pulse width of all other pulses                                                                   | -   | 20  | -   | ns    |
| T <sub>LP-PER-TX</sub>             | Period of the LP exclusive-OR clock                                                               | 90  | -   | -   | ns    |
| δV/δt <sub>SR</sub>                | Slew rate @ C <sub>LOAD</sub> = 50pF <1.5 Gbps                                                    | 30  | -   | 150 | mV/ns |
|                                    | Slew rate @ C <sub>LOAD</sub> = 50pF >1.5 Gbps                                                    | 25  | -   | 150 | mV/ns |

### Table 92: High-Speed MIPI D-PHY Receiver (RX) DC Specifications

| Parameter             | Description                                 | Min | Тур | Max | Unit |
|-----------------------|---------------------------------------------|-----|-----|-----|------|
| V <sub>CMRX(DC)</sub> | Common mode voltage high-speed receive mode | 70  | -   | 330 | mV   |
| Z <sub>ID</sub>       | Differential input impedance                | 80  | 100 | 120 | Ω    |

### Table 93: High-Speed MIPI D-PHY Receiver (RX) AC Specifications

| Parameter             | Description                                              | Min | Тур | Max | Unit |
|-----------------------|----------------------------------------------------------|-----|-----|-----|------|
| $\Delta V_{CMRX(HF)}$ | Common-point interference above 450 MHz                  | -   | -   | 50  | mV   |
| $\Delta_{VCMRX(LF)}$  | Common-point interference between 50 MHz to 450 MHz      | -   | -   | 25  | mV   |
| V <sub>IDTH</sub>     | Differential input high threshold                        | -   | -   | 40  | mV   |
| V <sub>IDTL</sub>     | Differential input low threshold                         | -40 | -   | -   | mV   |
| V <sub>IHHS</sub>     | Single-ended input high voltage                          | -   | -   | 460 | mV   |
| V <sub>ILHS</sub>     | Single-ended input low voltage                           | -40 | -   | -   | mV   |
| V <sub>TERM-EN</sub>  | Single-ended threshold for high-speed termination enable | -   | -   | 450 | mV   |
| ССР                   | Common-point termination                                 | -   | -   | 60  | pF   |

#### Table 94: Low-Power MIPI D-PHY Receiver (RX) DC Specifications

| Parameter            | Description                             | Min | Тур | Max | Unit |
|----------------------|-----------------------------------------|-----|-----|-----|------|
| V <sub>IH</sub>      | Logic 1 input voltage                   | 740 | -   | -   | mV   |
| V <sub>IL</sub>      | Logic 0 input voltage, not in ULP state | -   | -   | 550 | mV   |
| V <sub>IL-ULPS</sub> | Logic 0 input voltage, ULP state        | -   | -   | 300 | mV   |
| V <sub>HYST</sub>    | Input hysteresis                        | 25  | -   | -   | mV   |

Table 95: Low-Power MIPI D-PHY Receiver (RX) AC Specifications

| Parameter           | Description                  | Min | Тур | Max | Unit |
|---------------------|------------------------------|-----|-----|-----|------|
| T <sub>MIN-RX</sub> | Minimum pulse width response | 20  | -   | -   | ns   |
| V <sub>INT</sub>    | Peak interference amplitude  | -   | -   | 200 | mV   |
| f <sub>INT</sub>    | Interference frequency       | 450 | -   | -   | MHz  |

# MIPI Power-Up Timing

Apply power to VCC18A\_MIPIO\_2\_TX, VCC18A\_MIPI2\_3\_TX, VCC18A\_MIPIO\_1\_TX, and VCC18A\_MIPI2\_3\_RX at least t<sub>MIPI\_POWER</sub> after VCC is stable. See Power-Up Sequence on page 65 for a power-up sequence diagram.

Table 96: MIPI Timing

| Symbol                  | Parameter                                                             | Min | Тур | Max | Units |
|-------------------------|-----------------------------------------------------------------------|-----|-----|-----|-------|
| t <sub>MIPI_POWER</sub> | Minimum time after VCC is stable before powering MIPI power supplies. | 1   | -   | -   | μs    |

# MIPI Reset Timing

The MIPI RX and TX interfaces have two reset signals (RESET and RSTO\_N) to reset the D-PHY controller logic. These signals are active low, and you should use them together to reset the MIPI interface.

The following waveform illustrates the minimum time required to reset the MIPI interface.

Figure 47: RESET and RSTO\_N Timing Diagram



Table 97: MIPI Timing

| Symbol              | Parameter                                                                           | Min | Тур | Max | Units |
|---------------------|-------------------------------------------------------------------------------------|-----|-----|-----|-------|
| t <sub>INIT_A</sub> | Minimum time between the rising edge of RESET and the start of MIPI RX or TX data.  | 350 | -   | -   | μs    |
| t <sub>INIT_D</sub> | Minimum time between the rising edge of RSTO_N and the start of MIPI RX or TX data. | 1   | -   | -   | clk   |

# PLL Timing and AC Characteristics

The following tables describe the PLL timing and AC characteristics.



**Important:** All specifications are preliminary and pending hardware characterization.

#### Table 98: PLL Timing

| Symbol           | Parameter                                                         | Min    | Тур | Max   | Units |
|------------------|-------------------------------------------------------------------|--------|-----|-------|-------|
| F <sub>IN</sub>  | Input clock frequency.                                            | 16     | -   | 800   | MHz   |
| F <sub>OUT</sub> | Output clock frequency.                                           | 0.1342 | -   | 1,000 | MHz   |
| F <sub>OUT</sub> | Output clock frequency for PLL BR0 CLKOUT0 (DDR PHY input clock). | 0.24   | _   | 800   | MHz   |
| F <sub>VCO</sub> | PLL VCO frequency.                                                | 2,200  | -   | 5,500 | MHz   |
| F <sub>PLL</sub> | Post-divider PLL VCO frequency.                                   | -      | -   | 4,000 | MHz   |
| F <sub>PFD</sub> | Phase frequency detector input frequency.                         | 16     | _   | 800   | MHz   |

### Table 99: PLL AC Characteristics<sup>(12)</sup>

| Symbol                                            | Parameter                                            | Min  | Тур | Max | Units               |
|---------------------------------------------------|------------------------------------------------------|------|-----|-----|---------------------|
| t <sub>DT</sub>                                   | Output clock duty cycle.                             | 45   | 50  | 55  | %                   |
| t <sub>OPJIT</sub> (PK - PK) (13)                 | Output clock period jitter (PK-PK).                  | -    | -   | 200 | ps                  |
| t <sub>OPJITN</sub> (PK - PK) <sup>(14)(15)</sup> | Output clock period jitter (PK-PK) with noisy input. | -    | -   | 400 | ps                  |
| t <sub>PLL_HLW</sub>                              | PLL input clock HIGH/LOW pulse width                 | 0.56 | -   | -   | ns                  |
| t <sub>LOCK</sub>                                 | PLL lock-in time.                                    | -    | 300 | 500 | PFD <sup>(16)</sup> |

<sup>(12)</sup> Test conditions at nominal voltage and room temperature.

<sup>(13)</sup> The output jitter specification applies to the PLL jitter when an input jitter of 20 ps is applied.

<sup>(14)</sup> The output jitter specification applies to the PLL jitter with maximum allowed input jitter of 800 ps.
(15) The period jitter is measured over 10,000 sample size with minimal core and I/O activity.

<sup>(16)</sup> PFD cycle equals to reference clock division divided by reference clock frequency.

# **Configuration Timing**

Important: All specifications are preliminary and pending hardware characterization.

The Ti180 FPGA has the following configuration timing specifications.

Note: Refer to AN 033: Configuring Titanium FPGAs for detailed configuration information.

### **Timing Waveforms**

Figure 48: SPI Active Mode (x1) Timing Sequence



Figure 49: SPI Passive Mode (x1) Timing Sequence



Figure 50: JTAG Timing Waveform



## **Timing Parameters**

Table 100: All Modes

| Symbol                | Parameter                                                                                                                                                                           | Min  | Тур | Max | Units |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|-------|
| t <sub>CRESET_N</sub> | Minimum CRESET_N low pulse width required to trigger re-configuration.                                                                                                              | 0.32 | -   | -   | μs    |
| t <sub>USER</sub>     | Minimum configuration duration after CDONE goes high before entering user mode. (17)(18)  Test condition at 10 k $\Omega$ pull-up resistance and 10 pF output loading on CDONE pin. | 25   | -   | -   | μs    |

#### Table 101: Active Mode

| Symbol                    | Parameter                                                                 | Frequency | Min | Тур | Max | Units |
|---------------------------|---------------------------------------------------------------------------|-----------|-----|-----|-----|-------|
| f <sub>MAX_M</sub>        | Active mode internal configuration                                        | DIV1      | 52  | 80  | 100 | MHz   |
|                           | clock frequency.                                                          | DIV2      | 26  | 40  | 52  | MHz   |
|                           |                                                                           | DIV4      | 13  | 20  | 26  | MHz   |
|                           |                                                                           | DIV8      | 6.5 | 10  | 13  | MHz   |
| f <sub>MAX_M_EXTCLK</sub> | Active mode external configuration clock frequency.                       | -         | -   | -   | 100 | MHz   |
| t <sub>SU</sub>           | Setup time. Test condition at 1.8 V I/O standard and 0 pF output loading. | -         | 3   | -   | -   | ns    |
| t <sub>H</sub>            | Hold time. Test condition at 1.8 V I/O standard and 0 pF output loading.  | -         | 0   | -   | -   | ns    |

Table 102: Passive Mode

| Symbol             | Parameter                                                                       | Min | Тур | Max | Units |
|--------------------|---------------------------------------------------------------------------------|-----|-----|-----|-------|
| f <sub>MAX_S</sub> | Passive mode configuration clock frequency.                                     | -   | -   | 100 | MHz   |
| t <sub>CLKH</sub>  | Configuration clock pulse width high.                                           | 4.8 | -   | -   | ns    |
| t <sub>CLKL</sub>  | Configuration clock pulse width low.                                            | 4.8 | -   | -   | ns    |
| t <sub>SU</sub>    | Setup time.                                                                     | 2   | -   | -   | ns    |
| t <sub>H</sub>     | Hold time.                                                                      | 1   | -   | -   | ns    |
| t <sub>DMIN</sub>  | Minimum time between deassertion of CRESET_N to first valid configuration data. | 32  | -   | -   | μs    |

The FPGA may go into user mode before t<sub>USER</sub> has elapsed. However, Efinix recommends that you keep the system interface to the FPGA in reset until t<sub>USER</sub> has elapsed.

For JTAG programming, the min t<sub>USER</sub> configuration time is required after CDONE goes high and the FPGA receives the ENTERUSER instruction from the JTAG host (TAP controller in UPDATE\_IR state).

Table 103: JTAG Mode

| Symbol              | Parameter                       | Min | Тур | Max | Units |
|---------------------|---------------------------------|-----|-----|-----|-------|
| f <sub>TCK</sub>    | TCK frequency.                  | -   | -   | 10  | MHz   |
| t <sub>TDISU</sub>  | TDI setup time.                 | 15  | -   | -   | ns    |
| t <sub>TDIH</sub>   | TDI hold time.                  | 2.5 | -   | -   | ns    |
| t <sub>TMSSU</sub>  | TMS setup time.                 |     | -   | -   | ns    |
| t <sub>TMSH</sub>   | TMS hold time.                  |     | -   | -   | ns    |
| t <sub>TCKTDO</sub> | TCK falling edge to TDO output. | -   | -   | 30  | ns    |

# **Pinout Description**

The following tables describe the pinouts for power, ground, configuration, and interfaces.

**Table 104: Power and Ground Pinouts** 

xx indicates the bank location.

| Function      | Description                                                                                                                            |  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------|--|
| VCC           | Core power supply.                                                                                                                     |  |
| VCCA_xx       | PLL analog power supply.                                                                                                               |  |
| VCCAUX        | 1.8 V auxiliary power supply.                                                                                                          |  |
| VCCIO33_xx    | HVIO bank power supply.                                                                                                                |  |
| VCCIOxx       | HSIO bank power supply.                                                                                                                |  |
| VCCIOxx_yy_zz | Power for HSIO banks that are shorted together. xx, yy, and zz are the bank locations. For example:  VCCIO1B_1C shorts banks 1B and 1C |  |
| VQPS          | 1.8 V supply for security fuse.                                                                                                        |  |
| GND           | Ground.                                                                                                                                |  |

#### **Table 105: GPIO Pinouts**

x indicates the location (T, B, L, or R); xx indicates the bank location; n indicates the number; yyyy indicates the function.

| Function                         | Direction | Description                                                                                                          |
|----------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------|
| GPIOx_n                          | I/O       | HVIO for user function. User I/O pins are single-ended.                                                              |
| GPIOx_n_yyyy                     | I/O       | HVIO or multi-function pin.                                                                                          |
| GPIOx_N_n<br>GPIOx_P_n           | I/O       | HSIO transmitter, receiver, or both.                                                                                 |
| GPIOx_N_n_yyyy<br>GPIOx_P_n_yyyy | 1/0       | HSIO transmitter, receiver, both, or multi-function.                                                                 |
| REF_RES_xx                       | -         | REF_RES is a reference resistor to generate constant current for the related circuits.                               |
|                                  |           | Connect the following REF_RES pins to ground through a 10 k $\Omega$ resistor with a tolerance of ±1% :              |
|                                  |           | • REF_RES_ 2A, REF_RES_ 2C, REF_RES_ 4A, and REF_RES_ 4C pins must be connected                                      |
|                                  |           | <ul> <li>REF_RES pin of the particular bank, if pins in the bank are<br/>used as LVDS TX or MIPI TX lane.</li> </ul> |
|                                  |           | REF_RES_3A pin, if internal oscillator is used.                                                                      |
|                                  |           | <ul> <li>REF_RES_3A pin, if blowing of fuses for FPGA security is<br/>required.</li> </ul>                           |
|                                  |           | You can leave the REF_RES pins floating if none of the above are applicable.                                         |

#### **Table 106: Alternate Function Pinouts**

n is the number.

| Function | Direction | Description                                                                                                                                                                   |
|----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKn     | Input     | Single ended input for global clock and control network resource. The number of inputs is package dependent.                                                                  |
| CLKn_P/N | Input     | Differential input pair for global clock and control network resource. P pins can access to global clock and control network resource if it is in single-ended configuration. |
| PLLINn   | Input     | PLL reference clock resource. The number of reference clock resources is package dependent.                                                                                   |

## Table 107: Dedicated Configuration Pins

These pins cannot be used as general-purpose I/O after configuration.

| Pins     | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Use External<br>Weak Pull-<br>Up During<br>Configuration |
|----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| CDONE    | I/O       | Configuration done status pin. CDONE is an open drain output; connect it to an external pull-up resistor to VCCIO. When CDONE = 1, the configuration is complete. If you hold CDONE low, the device will not enter user mode.                                                                                                                                                                                                                                                                                                                        | ~                                                        |
| CRESET_N | Input     | Initiates FPGA re-configuration (active low). Pulse CRESET_N low for a duration of $t_{creset\_N}$ before asserting CRESET_N from low to high to initiate FPGA re-configuration. This pin does not perform a system reset.                                                                                                                                                                                                                                                                                                                           | ~                                                        |
| TCK      | Input     | JTAG test clock input (TCK). The rising edge loads signals applied at the TAP input pins (TMS and TDI). The falling edge clocks out signals through the TAP TDO pin.                                                                                                                                                                                                                                                                                                                                                                                 | <b>~</b>                                                 |
| TMS      | Input     | JTAG test mode select input (TMS). The I/O sequence on this input controls the test logic operation . The signal value typically changes on the falling edge of TCK. TMS is typically a weak pullup; when it is not driven by an external source, the test logic perceives a logic 1.                                                                                                                                                                                                                                                                | ~                                                        |
| TDI      | Input     | JTAG test data input (TDI). Data applied at this serial input is fed into the instruction register or into a test data register depending on the sequence previously applied at TMS. Typically, the signal applied at TDI changes state following the falling edge of TCK while the registers shift in the value received on the rising edge. Like TMS, TDI is typically a weak pull-up; when it is not driven from an external source, the test logic perceives a logic 1.                                                                          | ~                                                        |
| TDO      | Output    | JTAG test data output (TDO). This serial output from the test logic is fed from the instruction register or from a test data register depending on the sequence previously applied at TMS. During shifting, data applied at TDI appears at TDO after a number of cycles of TCK determined by the length of the register included in the serial path. The signal driven through TDO changes state following the falling edge of TCK. When data is not being shifted through the device, TDO is set to an inactive drive state (e.g., high-impedance). | ~                                                        |

<sup>(19)</sup> CDONE has a drive strength of 12 mA at 1.8 V.

### Table 108: Dual-Purpose Configuration Pins

In user mode (after configuration), you can use these dual-purpose pins as general I/O.

| Pins           | Direction | Description                                                                                                                                                                                                                                                         | Use External<br>Weak Pull-<br>Up During<br>Configuration |
|----------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| CBSEL[1:0]     | Input     | Optional multi-image selection input (if external multi-image configuration mode is enabled).                                                                                                                                                                       | <b>√</b> (20)                                            |
| ССК            | I/O       | Passive SPI input configuration clock or active SPI output configuration clock.                                                                                                                                                                                     | Optional <sup>(21)</sup>                                 |
| CDIn           | 1/0       | n is a number from 0 to 31 depending on the SPI configuration.  0: Passive serial data input or active serial output.  1: Passive serial data output or active serial input.  n: Parallel I/O.  In multi-bit daisy chain connection, the CDIn (31:0) connects       | Optional <sup>(21)</sup>                                 |
| CSI            | Input     | to the data bus in parallel.  Chip select.  0: The FPGA is not selected or enabled and will not be configured.  1: Selects the FPGA for configuration (SPI configuration).                                                                                          | ~                                                        |
| CSO            | Output    | Chip select output. Selects the next device for cascading configuration. (22)                                                                                                                                                                                       | N/A                                                      |
| NSTATUS        | Output    | Indicates a configuration error. When the FPGA drives this pin low, it indicates an ID mismatch, the bitstream CRC check has failed, or remote update has failed.                                                                                                   | N/A                                                      |
| SSL_N          | Input     | Active-low configuration mode select. The FPGA senses the value of SSL_N when it comes out of reset (pulse CRESET_N low to high).  0: Passive mode  1: Active mode In active configuration mode, SSL_N serves as a chip select to the flash device 1 (CDI0 - CDI3). | Optional <sup>(21)</sup>                                 |
| SSU_N          | Output    | In active configuration mode (dual quad mode), SSU_N serves as a chip select to the flash device 2 (CDI4 - CDI7).                                                                                                                                                   | Optional <sup>(21)</sup>                                 |
| EXT_CONFIG_CLK | I/O       | In active mode, EXT_CONFIG_CLK pin is connected to an external clock, to be used as a configuration clock.                                                                                                                                                          | Optional <sup>(21)</sup>                                 |
| TEST_N         | Input     | Active-low test mode enable signal. Set to 1 to disable test mode.  During configuration, rely on the external weak pull-up or drive this pin high.                                                                                                                 | ✓                                                        |

<sup>(20)</sup> Not applicable to single-image or remote update.
(21) Optional unless pull-up is required by external load.
(22) Cascaded configuration is not supported in the F100S3F2 package.

#### Table 109: DDR Pinouts (Dedicated)

*n* indicates the number.

| Function           | Direction | Description                                       |
|--------------------|-----------|---------------------------------------------------|
| DDR_A[n]           | Output    | Address signals to the memories.                  |
| DDR_CKE            | Output    | Active-high clock enable signals to the memories. |
| DDR_CK             | Output    | Differential clock output pins to the memories.   |
| DDR_CK_N           |           |                                                   |
| DDR_CS_N           | Output    | Active-low chip select signals to the memories.   |
| DDR_DQ[n]          | I/O       | Data bus to/from the memories.                    |
| DDR_DM[n]          | Output    | Active-high data-mask signals to the memories.    |
| DDR_DQS[n]         | I/O       | Differential data strobes to/from the memories.   |
| DDR_DQS_N[n]       |           |                                                   |
| DDR_RST_N          | Output    | Active-low reset signals to the memories.         |
| DDR_CAL            | Input     | 240 ohm to ground reference resistor port.        |
| VDD_PHY            | -         | DDR digital power supply.                         |
| VDDQ_PHY           | -         | DDR I/O power supply.                             |
| VDDQX_PHY          | -         | DDR I/O pre-driver power supply.                  |
| VDDPLL_MCB_TOP_PHY | -         | DDR PLL power supply.                             |
| VDDQ_CK_PHY        |           | DDR I/O power supply for clock.                   |

#### Table 110: MIPI Pinouts (Dedicated)

m and n indicates the number. L indicates the lane

| Function                   | Direction | Description                                                                                                                                             |
|----------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC18A_MIPI <i>m_n_</i> TX | -         | MIPI 1.8 V TX analog power supply. <i>m</i> and <i>n</i> are the MIPI interface numbers. For example: VCC18A_MIPI0_1_TX shorts MIPI interface 0 and 1.  |
| VCC18A_MIPIm_n_RX          | -         | MIPI 1.8 V RX analog power supply. <i>m</i> and <i>n</i> are the MIPI interface numbers. For example:  VCC18A_MIPI0_1_RX shorts MIPI interface 0 and 1. |
| MIPIn_TXDPL<br>MIPIn_TXDNL | I/O       | MIPI differential transmit data lane.                                                                                                                   |
| MIPIn_RXDPL<br>MIPIn_RXDNL | I/O       | MIPI differential receive data lane.                                                                                                                    |

# Ti180 Interface Floorplan



**Note:** The numbers in the floorplan figures indicate the HVIO and HSIO number ranges. Some packages may not have all HVIO or HSIO pins in the range bonded out. Refer to the Ti180 Pinout for information on which pins are available in each package.



Figure 51: Floorplan Diagram for J361 and M361 Packages



Figure 52: Floorplan Diagram for G400 Packages







Figure 54: Floorplan Diagram for J484 and M484 Packages





# **Efinity Software Support**

The Efinity® software provides a complete tool flow from RTL design to bitstream generation, including synthesis, place-and-route, and timing analysis. The software has a graphical user interface (GUI) that provides a visual way to set up projects, run the tool flow, and view results. The software also has a command-line flow and Tcl command console. The Efinity® software supports simulation flows using the ModelSim, NCSim, or free iVerilog simulators. An integrated hardware Debugger with Logic Analyzer and Virtual I/O debug cores helps you probe signals in your design. The software-generated bitstream file configures the Ti180 FPGA. The software supports the Verilog HDL and VHDL languages.

# **Ordering Codes**

Refer to the Titanium Selector Guide for the full listing of Ti180 ordering codes.

# **Revision History**

**Table 111: Revision History** 

| Date        | Version | Description                                                                                                                                         |
|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| August 2023 | 2.7     | Updated Programmable Delay Chains section, and added static and dynamic delay step size specs. (DOC-1342)                                           |
|             |         | Added G400 package. (DOC-1384)                                                                                                                      |
|             |         | Added note about keeping both the current and the next clocks toggling during dynamic clock switching. (DOC-1405)                                   |
| June 2023   | 2.6     | Added note about 7 x 6 Quad mode output is truncated to 12-bit (DOC-1295)                                                                           |
|             |         | Added slvs option for HSIO configured as LVDS blocks. (DOC-1190)                                                                                    |
|             |         | Added Spread-Spectrum Clocking PLL block. (DOC-1178)                                                                                                |
|             |         | Updated DDR_DM signal description. (DOC-1322)                                                                                                       |
| May 2023    | 2.5     | Improved MIPI RX function description and added missing MIPI RX signal descriptions. (DOC-1173)                                                     |
|             |         | Updated 2.5 V LVCMOS max toggle rate. (DOC-1251)                                                                                                    |
|             |         | Updated LPDDR4 interface maximum data rate for J361, J484, and G529 packages. (DOC-1249)                                                            |
|             |         | Replaced $t_{LVDS\_DT}$ and $t_{INDT}$ specs with $t_{PLL\_HLW}$ and $t_{LVDS\_CPA}$ . (DOC-1189) Updated PLL LOCKED signal description. (DOC-1208) |
| April 2023  | 2.4     | Added LVDS RX DBG signals. (DOC-1124)                                                                                                               |
|             |         | Added note about using LVDS blocks from the same side of the FPGA to minimize skew. (DOC-1150)                                                      |
|             |         | Updated DDR DRAM interface input clock to include description for J361, J484, and G529 packages. (DOC-1209)                                         |
|             |         | Updated PLL RSTN signal description about de-asserting only when CLKIN is stable. (DOC-1226)                                                        |

| 2.3 | Updated LPDDR4 interface maximum data rate for M361, M484, and F529 packages. (DOC-1107)                             |
|-----|----------------------------------------------------------------------------------------------------------------------|
|     | packages. (DOC-1107)                                                                                                 |
|     | Corrected PLL_SSC_EN MIPI TX D-PHY signal notes. (DOC-1101)                                                          |
|     | Corrected VDDQ_CK_PHY pin name and standardized VCCA pin names. (DOC_1114)                                           |
|     | Added note about achieving maximum toggle rate. (DOC-1099)                                                           |
|     | Added link in Power Up Sequence pointing to the Web Interactive Hardware Design Checklist and Guidelines. (DOC-1123) |
|     | Updated REF_RES_3A pin connection requirement in the Pinout Description topic.                                       |
|     | Updated VQPS power-down sequence note.                                                                               |
|     | Added connection requirement when unused for VQPS.                                                                   |
| 2.2 | Added VQPS in power up sequence requirement. (DOC-951) Updated for J361, J484, and G529 package support. (DOC-1041)  |
|     | Updated M361, M484, and F529 LPDDR4/4x to only support x16 DQ width.                                                 |
|     | Updated M361, M484, and F529 LPDDR4/4x maximum data rate.                                                            |
|     | Added floorplan diagrams. (DOC-1016)                                                                                 |
|     | Updated Clock Sources that Drive the Regional Network diagram. (DOC-969)                                             |
|     | Updated configuration pins external weak pull-up requirements. (DOC-1035)                                            |
|     | Updated DDR signal name from ARST_x to ARSTN_x. (DOC-1025)                                                           |
|     | Added DPA specs and updated DPA description to support full-rate serialization mode only. (DOC-1078)                 |
|     | Updated LVDS and sub-LVDS specs to include half-rate and full-rate serialization. (DOC-1078)                         |
|     | Updated JTAG configuration timing specs. (DOC-1083)                                                                  |
| 2.1 | Updated DDR DRAM interface signals. (DOC-942)                                                                        |
|     | Updated REF_RES_xx pins connection requirement. (DOC-943)                                                            |
| 2.0 | Removed GCTRL and RCTRL. (DOC-895)                                                                                   |
|     | Corrected AWID_x, AWREADY_x, ARADDR_x, and AWADDR_x DDR signals directions and widths. (DOC-907)                     |
|     | Updated DDR DRAM Performance specs. (DOC-900)                                                                        |
|     | Added note recommending up to only 2 cascading PLLs. (DOC-931)                                                       |
|     | Updated description about differential receivers are powered by VCCAUX. (DOC-929)                                    |
| 1.9 | Added LPDDR4 and LPDDR4X maximum data rates for C3, C4, I3, and I4 packages.                                         |
|     | Updated t <sub>CRESET N</sub> spec. (DOC-876)                                                                        |
|     | Updated DDR DRAM block CLKIN resource. (DOC-881)                                                                     |
|     | Corrected MIPI RX Lane Block Diagram. (DOC-878)                                                                      |
| 1.8 | Added PLL Reference Clock Resource Assignments.                                                                      |
|     | Added MIPI D-PHY maximum data rate specs.                                                                            |
|     | 2.1 2.0                                                                                                              |

| Date          | Version | Description                                                                                                   |
|---------------|---------|---------------------------------------------------------------------------------------------------------------|
| July 2022     | 1.7     | Updated note about pins separation when using HSIO as GPIO, LVDS, or MIPI lanes. (DOC-769)                    |
|               |         | Removed footnote in Minimum Power Supply Current Transient table. (DOC-818)                                   |
|               |         | Updated MIPI D-PHY port names. (DOC-782)                                                                      |
|               |         | Updated DDR power supplies to match pinout and Efinity software. (DOC-795)                                    |
|               |         | Added L484 package specs and features. (DOC-821)                                                              |
|               |         | Updated and improved clock and control network content and figures. (DOC-668)                                 |
|               |         | Updated the power up sequence topics.                                                                         |
|               |         | Updated package-dependent resources table.                                                                    |
|               |         | Added I4 and I4L packages.                                                                                    |
|               |         | Updated DDR and MIPI DPHY block pad names.                                                                    |
|               |         | Removed SPI and JTAG Pins in Secure Mode topic.                                                               |
| April 2022    | 1.6     | Updated test condition load to maximum load in Maximum Toggle Rate Table. (DOC-781)                           |
|               |         | Corrected description for differential TX static programmable delay. (DOC-786)                                |
|               |         | Added PLL period jitter spec with noisy input clock specs and updated test condition note. (DOC-771)          |
| April 2022    | 1.5     | Updated figure title for Connections for Clock and RX Data Lane in the Same MIPI RX Group. (DOC-739)          |
|               |         | Updated LVDS/RSDS/mini-LVDS RX supported VCCIO. (DOC-740)                                                     |
|               |         | Added Power Supply Current Transient. (DOC-761)                                                               |
|               |         | Corrected RD and RST signal directions in MIPI RX Lane Block Diagram.                                         |
| March 2022    | 1.4     | Updated power supply ramp rate and power up sequence diagram. (DOC-631)                                       |
|               |         | Updated external pull-up requirement for dual-purpose configuration pins. (DOC-734)                           |
| February 2022 | 1.3     | Corrected t <sub>H</sub> and t <sub>SU</sub> parameter label in SPI Passive Mode (x1) Timing Sequence figure. |
|               |         | Updated active and passive configuration timing specs. (DOC-708)                                              |
|               |         | Updated 2.5 V LVCMOS V <sub>IH</sub> and V <sub>IL</sub> specs. (DOC-718)                                     |
|               |         | Added I <sub>IN</sub> and V <sub>IN</sub> specs. (DOC-652)                                                    |
|               |         | Updated MIPI and LVDS maximum toggle rate.                                                                    |
|               |         | Updated available package options.                                                                            |
|               |         | Added note about the block RAM content is random and undefined if it is not initialized. (DOC-729)            |
|               |         | Added MIPI and DDR pins in pinout description. (DOC-712)                                                      |
|               |         | Updated M361 package available resources.                                                                     |
| January 2022  | 1.2     | Merged MIPI and LVDS data rate specs into Maximum Toggle Rate table.                                          |

| Date          | Version | Description                                                                                     |
|---------------|---------|-------------------------------------------------------------------------------------------------|
| January 2022  | 1.1     | I/O banks for HVIO pins support dynamic voltage shifting. (DOC-444)                             |
|               |         | Added Schmitt Trigger input buffer specs. (DOC-606)                                             |
|               |         | Added PLL reference clock input duty cycle specs. (DOC-661)                                     |
|               |         | Updated HVIO maximum toggle rate specs. (DOC-689)                                               |
|               |         | Removed I4 and I4L speed grades. (DOC-681)                                                      |
|               |         | Updated global clock buffer, DSP, BRAM, HSIO as LVDS, and HSIO as MIPI lane specs. (DOC-693)    |
|               |         | Added internal weak pull-up resistor and drive strength specs for CDONE and CRESET_N. (DOC-635) |
|               |         | Added ambient storage temperature spec. (DOC-678)                                               |
| December 2021 | 1.0     | Initial release.                                                                                |